# Rockchip RK806 Datasheet

Revision 1.0 Oct.2021

**Revision History** 

| Date       | Revision | Description     |
|------------|----------|-----------------|
| 2021-10-20 | 0.1      | Initial release |

# **Table of Content**

| Figure<br>Table I |                                                |
|-------------------|------------------------------------------------|
| Warrar            | nty Disclaimer                                 |
| Chapte<br>1.1     | er 1 Introduction                              |
| 1.2               | Feature9                                       |
| 1.3               | Block Diagram                                  |
| 1.4               | Typical Application Diagrams                   |
| Chapte<br>2.1     | er 2 Package information                       |
| 2.2               | Top Marking                                    |
| 2.3               | Dimension                                      |
| 2.4               | Pin Assignment                                 |
| 2.5               | Pinout Number Order                            |
| Chapte<br>3.1     | er 3 Electrical Characteristics                |
| 3.2               | Recommended Operating Conditions               |
| 3.3               | DC Characteristics                             |
| Chapte<br>4.1     | er 4 Function Description                      |
| 4.1.              | 1 State Machine Description                    |
| 4.1.2             | 2 Power on Description                         |
| 4.1.3             | 3 Power down Description                       |
| 4.1.4             | 4 Reset Description                            |
| 4.1.              | 5 Power Sequence Description                   |
| 4.1.0             | 6 Sleep Description                            |
| 4.2               | Power Channels                                 |
| 4.2.              | 1 Buck Description                             |
| 4.2.2             | 2 LDO Description39                            |
| -                 | er 5 Register Description40 Register Summary40 |
| 4.2 I             | Register Description42                         |
| •                 | er 6 Thermal Management                        |

# **Figure Index**

| Fig. 1-1 RK806 Functional Block Diagram                                 | 10 |
|-------------------------------------------------------------------------|----|
| Fig. 1-2 Two RK806 Typical Application Diagram (I2C communication mode) | 12 |
| Fig. 1-3 Two RK806 Typical Application Diagram (SPI communication mode) | 13 |
| Fig. 1-4 RK806 Typical Application Diagram                              | 11 |
| Fig. 3-1 QFN687mm X 7mm                                                 | 15 |
| Fig. 2-1 Pin Assignment QFN7x7-68(Pitch=0.35mm)                         | 16 |
| Fig. 4-1 State Machine                                                  | 25 |
| Fig. 4-2 Press "PWRON" key to turn on the PMIC                          | 25 |
| Fig. 4-3 VDC high level to turn on the PMIC                             | 26 |
| Fig. 4-4 Long press "PWRON" key to turn off the PMIC                    |    |
| Fig. 4-5 Long press "PWRON" key to restart the PMIC                     |    |
| Fig. 4-6 BUCK1 load transient rising edge                               | 34 |
| Fig. 4-7 BUCK1 load transient falling edge                              | 34 |
| Fig. 4-8 BUCK1 efficiency curve when different input voltage            | 35 |
| Fig. 4-9 BUCK2 efficiency curve when different input voltage            | 35 |
| Fig. 4-10 BUCK3 efficiency curve when different input voltage           |    |
| Fig. 4-11 BUCK4 efficiency curve when different input voltage           | 36 |
| Fig. 4-12 BUCK5 efficiency curve when different input voltage           | 36 |
| Fig. 4-13 BUCK6 efficiency curve when different input voltage           |    |
| Fig. 4-14 BUCK7 efficiency curve when different input voltage           |    |
| Fig. 4-15 BUCK8 efficiency curve when different input voltage           | 38 |
| Fig. 4-16 BUCK9 efficiency curve when different input voltage           |    |
|                                                                         | 39 |

RK806 Datasheet

## Rev 1.0

# **Table Index**

| Table 4-1 RK806-1Power up/down sequence (Short press PWRON key time is 20ms.) | 29  |
|-------------------------------------------------------------------------------|-----|
| Table 4-2 RK806-2Power up/down sequence (Short press PWRON key time is 20ms.) | 30  |
| Table 6-1 Thermal Resistance Characteristics                                  | 115 |

## **Warranty Disclaimer**

Rockchip Electronics Co., Ltd makes no warranty, representation or guarantee (expressed, implied, statutory, or otherwise) by or with respect to anything in this document, and shall not be liable for any implied warranties of non-infringement, merchantability or fitness for a particular purpose or for any indirect, special or consequential damages.

Information furnished is believed to be accurate and reliable. However, Rockchip Electronics Co., Ltd assumes no responsibility for the consequences of use of such information or for any infringement of patents or other rights of third parties that may result from its use.

Rockchip Electronics Co., Ltd's products are not designed, intended, or authorized for using as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Rockchip Electronics Co., Ltd's product could create a situation where personal injury or death may occur, should buyer purchase or use Rockchip Electronics Co., Ltd's products for any such unintended or unauthorized application, buyers shall indemnify and hold Rockchip Electronics Co., Ltd and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim of personal injury or death that may be associated with such unintended or unauthorized use, even if such claim alleges that Rockchip Electronics Co., Ltd was negligent regarding the design or manufacture of the part.

#### **Copyright and Patent Right**

Information in this document is provided solely to enable system and software implementers to use Rockchip Electronics Co., Ltd 's products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Rockchip Electronics Co., Ltd does not convey any license under its patent rights nor the rights of others.

All copyright and patent rights referenced in this document belong to their respective owners and shall be subject to corresponding copyright and patent licensing requirements.

#### **Trademarks**

Rockchip and Rockchip $^{TM}$  logo and the name of Rockchip Electronics Co., Ltd's products are trademarks of Rockchip Electronics Co., Ltd. and are exclusively owned by Rockchip Electronics Co., Ltd. References to other companies and their products use trademarks owned by the respective companies and are for reference purpose only.

#### Confidentiality

The information contained herein (including any attachments) is confidential. The recipient hereby acknowledges the confidentiality of this document, and except for the specific purpose, this document shall not be disclosed to any third party.

#### Reverse engineering or disassembly is prohibited.

ROCKCHIP ELECTRONICS CO., LTD. RESERVES THE RIGHT TO MAKE CHANGES IN ITS PRODUCTS OR PRODUCT SPECIFICATIONS WITH THE INTENT TO IMPROVE FUNCTION OR DESIGN AT ANY TIME AND WITHOUT NOTICE AND IS NOT REQUIRED TO UNDATE THIS DOCUMENTATION TO REFLECT SUCH CHANGES.

## Copyright ©2021 Rockchip Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Rockchip Electronics Co., Ltd.

## **Chapter 1 Introduction**

#### 1.1 Overview

The RK806 is a complex power-management integrated circuit (PMIC). The RK806 can provide a complete power management solution with very few external components.

The RK806 provides 10 fast load transient synchronous step-down converters. The device also contains 6 LDO regulators, 5 NMOS LDO regulators for high efficiency. Power-up/power-down controller is configurable and can support any customized power-up/power-down sequences (OTP based).

The RK806 integrates 10 channels step-down DC-DC converters. All of them adopt ripple base control to achieve very fast load transient response. Meanwhile, all of them can dynamically adjust the output voltage, as required by the processor based on the processor's operation status so as to maximize the system efficiency. The output voltages of most channels can be configured through the I2C or SPI interface. The inputs of all channels have soft start function, which greatly reduces the inrush current at the startup. 2.3MHz switching frequency and good control method decrease the external inductance and capacitance.

The RK806 integrates 6 channels LDO regulators. The inputs of all LDO regulators could be decrease to 2V for high convert efficiency. Meanwhile 5 channels NMOS LDO regulators is integrated. The output voltages of all LDO regulators can be configured through the I2C or SPI interface.

Two RK806 could work together that one of them is master, another is slave. The power-up/power-down sequences could be synchronization.

The RK806 is available in a QFN68 7.0 mm  $\times$  7.0 mm package, with a 0.35-mm pin pitch.

## 1.2 Feature

- Input range: 2.7V 5.5V
- Low standby current of 10uA
- Power channels:
  - ◆ BUCK1: 0.5V~3.4V, 6.5A max, very fast transient response
  - ♦ BUCK2/3/4: 0.5V~3.4V, 5A max, very fast transient response
  - ♦ BUCK5/6/7/8/9/10: 0.5V~3.4V, 2.5A max, very fast transient response
  - ◆ NLDO1/2/5: 0.5V~3.4V, 300mA max
  - ◆ NLDO3/4: 0.5V~3.4V, 500mA max
  - ◆ PLDO1/4: 0.5V~3.4V, 500mA max
  - ◆ PLDO2/3/5: 0.5V~3.4V, 300mA max
  - ♦ VCCIO: 0.5V~3.4V, 300mA max
- OTP Programmable power up/down sequences and voltage
- Support dual PMIC cooperation
- Support I2C and SPI two communication modes
- Package:7mmx7mm QFN68

## 1.3 Block Diagram



Fig. 1-1 RK806 Functional Block Diagram

## 1.4 Typical Application Diagrams



Fig. 1-2 RK806 Typical Application Diagram



Fig. 1-3 Two RK806 Typical Application Diagram (I2C communication mode)



Fig. 1-4 Two RK806 Typical Application Diagram (SPI communication mode)

## **Chapter 2 Package information**

## 2.1 Ordering information

| Orderable<br>Device | RoHS<br>status | Package     | Package Detail                       |
|---------------------|----------------|-------------|--------------------------------------|
| RK806-1             | RoHS           | QFN68 (7X7) | 2000 pcs/ tape, 5 tapes/box, by reel |
| RK806-2             | RoHS           | QFN68 (7X7) | 2000 pcs/ tape, 5 tapes/box, by reel |

## 2.2 Top Marking





## 2.3 Dimension



Fig. 2-1 QFN687mm X 7mm

| DESCRIPTION          | OVMDOL | MILLIMETER          |                      |      |  |
|----------------------|--------|---------------------|----------------------|------|--|
| DESCRIPTION          | SYMBOL | MIN                 | NOM                  | MAX  |  |
| TOTAL THICKNESS      | Α      | 0.70                | 0.75                 | 0.80 |  |
| STAND OFF            | A1     | 0                   | 0.035                | 0.05 |  |
| MOLD THICKNESS       | A2     | -                   | 0.55                 | 0.57 |  |
| MATERIAL THICKNESS   | A3     | -                   | 0.203 <sub>REF</sub> | -    |  |
| PACKAGE SIZE         | D      | -                   | 7 <sub>BSC</sub>     | -    |  |
| PACKAGE SIZE         | E      | -                   | 7 <sub>BSC</sub>     | -    |  |
| EP SIZE              | D1     | 5.39                | 5.49                 | 5.59 |  |
| EP SIZE              | E1     | 5.39                | 5.49                 | 5.59 |  |
| LEAD LENGTH          | L      | 0.30                | 0.4                  | 0.50 |  |
| LEAD PITCH           | е      | 0.35 <sub>BSC</sub> |                      |      |  |
| LEAD WIDTH           | b      | 0.1                 | 0.15                 | 0.2  |  |
| LEAD OSITION OFFSET  | aaa    | 0.07                |                      |      |  |
| LEAD COPLANARITY     | bbb    | 0.08                |                      |      |  |
| PACKAGE EDGE PROFILE | ccc    | 0.10                |                      |      |  |
| MOLD FLATNESS        | ddd    | 0.10                |                      |      |  |
| EP POSITION OFFSET   | eee    | 0.10                |                      |      |  |
|                      | fff    |                     | 0.05                 |      |  |

#### Note:

- 1. Coplanarity applies to leads, corner leads and die attach pad.
- 2. Dimension b applies to metalized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension b should not be measure in that radius area.

## 2.4 Pin Assignment



Fig. 2-2 Pin Assignment QFN7x7-68(Pitch=0.35mm)

## 2.5 Pinout Number Order

| PIN NO | PIN NAME          | PIN DESCRIPTION                                                                                                                                    | I/O |
|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1      | VCC9              | Power supply of buck9.                                                                                                                             | I   |
| 2      | SYNC              | Master and slave synchronization signal.                                                                                                           | I/O |
| 3      | SYNC_CLK          | 32k synchronization clk.                                                                                                                           | I/O |
| 4      | PWRON             | Power on key. The internal pull-up resistance is about 45K to VCCA.                                                                                | I   |
| 5      | VOUT8             | Output feedback voltage of buck8.                                                                                                                  | I   |
| 6      | SW8               | Switching node of buck8.                                                                                                                           | 0   |
| 7      | VCC8              | Power supply of buck8.                                                                                                                             | I   |
| 8      | NLDO5             | NMOS LDO5 output.                                                                                                                                  | 0   |
| 9      | VCC14             | Power supply of NLDO4/5.                                                                                                                           | I   |
| 10     | NLDO4             | NMOS LDO4 output.                                                                                                                                  | 0   |
| 11     | NLDO3             | NMOS LDO3 output.                                                                                                                                  | 0   |
| 12     | NLDO2             | NMOS LDO2 output.                                                                                                                                  | 0   |
| 13     | VCC13             | Power supply of NLDO1/2/3.                                                                                                                         | I   |
| 14     | NLDO1             | NMOS LDO1 output.                                                                                                                                  | 0   |
| 15     | MOSI/SDA          | SPI MOSI. I2C SDA.                                                                                                                                 | I/O |
| 16     | MISO/<br>PWRCRTL3 | SPI MISO. PWRCRTL3 control.                                                                                                                        | I/O |
| 17     | CLK/SCL           | SPI CLK. I2C SCL.                                                                                                                                  | 0   |
| 18     | CS                | Select SPI/I2C mode when powering on. (I2C mode when connecting to VCCA, SPI mode when not connecting to VCCA). In SPI mode, use for CS pin of SPI | I   |
| 19     | INT               | Interruput.                                                                                                                                        | 0   |
| 20     | VCCIO             | Output for reset/INT/I2C/SPI.                                                                                                                      | 0   |
| 21     | VCCA              | Analog power supply. Power supply of PLDO6 and system logic.                                                                                       | I   |

| PIN NO  | PIN NAME | PIN DESCRIPTION                                              | I/O |
|---------|----------|--------------------------------------------------------------|-----|
| 22      | VCC4     | Power supply of buck4.                                       | I   |
| 23      | SW4      | Switching node of buck4.                                     | 0   |
| 24      | VOUT4    | Output feedback voltage of buck4.                            | I   |
| 25      | VOUT10   | Output feedback voltage of buck10.                           | I   |
| 26      | SW10     | Switching node of buck10.                                    | 0   |
| 27      | VCC10    | Power supply of buck10.                                      | I   |
| 28      | VCC6     | Power supply of buck6.                                       | I   |
| 29      | SW6      | Switching node of buck6.                                     | 0   |
| 30      | VOUT6    | Output feedback voltage of buck6.                            | I   |
| 31      | FB6      | Externed divided resistor mode feedback voltage of buck6.    | I   |
| 32      | VDC      | VDC power on signal.                                         | I   |
| 33      | VCC2     | Power supply of buck2.                                       | I   |
| 34      | VCC2     | Power supply of buck2.                                       | I   |
| 35      | SW2      | Switching node of buck2.                                     | 0   |
| 36      | SW2      | Switching node of buck2.                                     | 0   |
| 37      | VOUT2    | Output feedback voltage of buck2.                            | I   |
| 38      | FB2      | Externed divided resistor mode feedback voltage of buck2.    | I   |
| 39      | EXT_EN   | Control externed DCDC enable. Master/Slave select.           | I/O |
| 40      | RESETB   | Reset the AP. The equivalent capacitance of this foot to GND | I/O |
|         |          | cannot be greater than 0.3uF                                 |     |
| 41      | VOUT7    | Output feedback voltage of buck7.                            | I   |
| 42      | SW7      | Switching node of buck7.                                     | 0   |
| 43      | VCC7     | Power supply of buck7.                                       | I   |
| 44      | VCC5     | Power supply of buck5.                                       | I   |
| 45      | SW5      | Switching node of buck5.                                     | 0   |
| 46      | VOUT5    | Output feedback voltage of buck5.                            | I   |
| 47      | FB5      | Externed divided resistor mode feedback voltage of buck5.    | I   |
| 48      | FB1      | Externed divided resistor mode feedback voltage of buck1.    | I   |
| 49      | VOUT1    | Output feedback voltage of buck1.                            | I   |
| 50      | SW1      | Switching node of buck1.                                     | 0   |
| 51      | SW1      | Switching node of buck1.                                     | 0   |
| 52      | VCC1     | Power supply of buck1.                                       | I   |
| 53      | VCC1     | Power supply of buck1.                                       | I   |
| 54      | VCC3     | Power supply of buck3.                                       | I   |
| 55      | SW3      | Switching node of buck3.                                     | 0   |
| 56      | VOUT3    | Output feedback voltage of buck3.                            | I   |
| 57      | PLDO3    | PMOS LDO3 output.                                            | 0   |
| 58      | PLDO2    | PMOS LDO2 output.                                            | 0   |
| 59      | VCC11    | Power supply of PLDO1/2/3.                                   | I   |
| 60      | PLDO1    | PMOS LDO1 output.                                            | 0   |
| 61      | PWRCRTL2 | PWRCRTL2 control.                                            | I/O |
| 62      | PWRCRTL1 | PWRCRTL1 control.                                            | I/O |
| 63      | PLDO4    | PMOS LDO4 output.                                            | Ó   |
| 64      | VCC12    | Power supply of PLDO4/5.                                     | I   |
| 65      | PLDO5    | PMOS LDO5 output.                                            | 0   |
| 66      | FB9      | Externed divided resistor mode feedback voltage of buck9.    | I   |
| 67      | VOUT9    | Output feedback voltage of buck9.                            | I   |
| 68      | SW9      | Switching node of buck9.                                     | 0   |
| Exposed | ePAD     | Ground                                                       |     |

## **Chapter 3 Electrical Characteristics**

## 3.1 Absolute Maximum Ratings

| Parameter                                          | Min  | Max | Units |
|----------------------------------------------------|------|-----|-------|
| Voltage range all pins                             | -0.3 | 6.5 | V     |
| Storage temperature range, T <sub>S</sub>          | -40  | 150 | °C    |
| Operating temperature range, T <sub>J</sub>        | -40  | 125 | °C    |
| Maximum Soldering Temperature, T <sub>SOLDER</sub> |      | 300 | °℃    |

#### Note:

Exposure to the conditions exceeded absolute maximum ratings may cause the permanent damages and affect the reliability and safety of both device and systems using the device. The functional operations cannot be guaranteed beyond specified values in the recommended conditions.

## 3.2 Recommended Operating Conditions

Test conditions: VCCA=5.0V, TA=25°C for typical values, unless otherwise noted.

| Parameter                                                              | Min | TYP | Max | Units |
|------------------------------------------------------------------------|-----|-----|-----|-------|
| Voltage range on pins VCCx/VCCA/SYNC/<br>SYNC_CLK/VDC/PWRON/EST_EN/CS  | 2.7 | 5   | 5.5 | V     |
| Power Dissipation                                                      |     |     | 2   | W     |
| Voltage range on pin VCCIO/MOSI/MISO/<br>PWRCRTL1/ PWRCRTL2/RESETB/INT | 0.5 |     | 3.4 | V     |

| PARAMETERS                                                          | SYMBOL           | Note | MIN       | TYP | MAX       | UN<br>IT |
|---------------------------------------------------------------------|------------------|------|-----------|-----|-----------|----------|
| I2C interface (7bits I2C ad                                         | dress is 0x46)   |      |           | •   |           |          |
| SCL clock frequency                                                 | $f_{SCL}$        |      |           |     | 1000      | KHz      |
| LOGIC INPUT                                                         |                  |      |           |     |           |          |
| Input LOW-Level Voltage:PWRON,SYNC,SYNS_ CLK                        | V <sub>IL</sub>  |      |           |     | 0.3+VCCA  | V        |
| Input LOW-Level Voltage: VCD                                        | V <sub>IL1</sub> |      |           |     | 0.65      | V        |
| Input HIGH-Level Voltage:<br>MOSI,MISO,CS,PWRCRTL1/2,<br>RESETB,INT | V <sub>IH1</sub> |      | VCCIO*0.7 |     | 0.3+VCCIO | V        |
| Input HIGH-Level Voltage:<br>PWRON , VCCx,VCCA,SYNC,<br>SYNC_CLK    | V <sub>IH2</sub> |      | VCCA*0.7  |     | 0.3+VCCA  | V        |
| Input HIGH-Level Voltage: VDC                                       | V <sub>IH3</sub> |      | 0.88      |     |           | V        |

## 3.3 DC Characteristics

Test conditions: VCCA=5.0V,TA=25°C for typical values, unless otherwise noted.

| PARAMETERS              | SYMBOL | Note | MIN | TYP   | MAX | UN<br>IT |
|-------------------------|--------|------|-----|-------|-----|----------|
| Power dissipation       |        |      |     |       |     |          |
| Shut down Current       | Isd    |      |     | 10    | 12  | uA       |
| Power on current 1: All | Iq1    |      |     | 1.803 |     | mA       |

| PARAMETERS                                                                                              | SYMBOL | Note                                                  |                                            | MIN   | TYP                      | MAX                  | UN<br>IT               |    |     |                      |
|---------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------|--------------------------------------------|-------|--------------------------|----------------------|------------------------|----|-----|----------------------|
| bucks, LDOs power on,<br>Null load                                                                      |        |                                                       |                                            |       |                          |                      |                        |    |     |                      |
| Power on and sleep<br>current: All bucks,<br>LDOs power on, low<br>power mode, sleep<br>mode, Null load | Isleep |                                                       |                                            |       | 0.769                    |                      | mA                     |    |     |                      |
| System Characteris                                                                                      | itics  |                                                       |                                            |       |                          |                      |                        |    |     |                      |
| VB_UV threshold, when                                                                                   |        | 2.7V~3.4V<br>by I2C                                   | VB_UV_SEL=0<br>b000                        | 2.646 | 2.7                      | 2.754                | V                      |    |     |                      |
| the VCCx voltage is lower than it, The PMIC                                                             | Vuv    | programme<br>d. Typical is                            | VB_UV_SEL=0<br>b011                        | 2.94  | 3.0                      | 3.06                 | V                      |    |     |                      |
| would be shutdown.                                                                                      |        | 2.7V.                                                 | VB_UV_SEL=0<br>b111                        | 3.332 | 3.4                      | 3.468                | V                      |    |     |                      |
| VB_LO threshold, when the VCCx voltage is                                                               |        | 2.8V~3.5V<br>by I2C                                   | VB_LO_SEL=<br>0b000                        | 2.744 | 2.8                      | 2.856                | V                      |    |     |                      |
| lower than it, The PMIC would be shut down or                                                           | Vlo    | programme<br>d. Typical is                            | VB_LO_SEL=<br>0b100                        | 3.136 | 3.2                      | 3.264                | V                      |    |     |                      |
| interrupt happen.                                                                                       |        | 3.2V.                                                 | VB_LO_SEL=<br>0b111                        | 3.43  | 3.5                      | 3.57                 | V                      |    |     |                      |
| VB_OV threshold, when<br>the VCCx voltage is<br>higher than it, The<br>PMIC would be<br>shutdown.       | Vov    |                                                       |                                            | 5.8   | 6.0                      | 6.2                  | V                      |    |     |                      |
| TSD threshold, when                                                                                     |        | 140/160<br>℃ by                                       | TSD_TEMP=0b0                               | 135   | 140                      | 145                  | $^{\circ}\!\mathbb{C}$ |    |     |                      |
| the temperature is higher than it, The PMIC would be shutdown.                                          | Tsd    | I2C/SPI<br>program<br>med.<br>Typical is<br>160°C.    | TSD_TEMP=0b1                               | 155   | 160                      | 165                  | ${\mathbb C}$          |    |     |                      |
|                                                                                                         |        | 85~115℃                                               | HOTDIE_TEMP[<br>1:0]=0b00                  | 80    | 85                       | 90                   | $^{\circ}$             |    |     |                      |
| T warning threshold, when the temperature                                                               | Twa    | Twa                                                   | Twa                                        | Twa   | by<br>I2C/SPI<br>program | HOTDIE_TEMP=<br>0b01 | 90                     | 95 | 100 | $^{\circ}\mathbb{C}$ |
| is higher than it,<br>interrupt happen.                                                                 |        | med.<br>Typical is                                    | HOTDIE_TEMP=<br>0b10                       | 100   | 105                      | 110                  | $^{\circ}$             |    |     |                      |
|                                                                                                         |        | 115℃.                                                 | HOTDIE_TEMP= 0b11                          | 110   | 115                      | 120                  | $^{\circ}\mathbb{C}$   |    |     |                      |
|                                                                                                         |        | 6s~12s<br>by                                          | PWRON_LP_OFF _TIME=0b00                    | 5.76  | 6                        | 6.24                 | S                      |    |     |                      |
| Long press PWRON key time                                                                               | Tlp    | I2C/SPI<br>program                                    | PWRON_LP_OFF _TIME=0b01                    | 7.68  | 8                        | 8.32                 | S                      |    |     |                      |
| une                                                                                                     |        | med.<br>Typical is                                    | PWRON_LP_OFF<br>_TIME=0b10<br>PWRON LP OFF | 9.6   | 10                       | 10.4                 | S                      |    |     |                      |
|                                                                                                         |        | 6s.                                                   | _TIME=0b11                                 | 11.52 | 12                       | 12.48                | S                      |    |     |                      |
|                                                                                                         |        | 20ms/500<br>ms by<br>I2C/SPI<br>program               | PWRON_ON_TI<br>ME=0b0                      |       | 500                      |                      | ms                     |    |     |                      |
| Short press PWRON key time                                                                              | Tst    | med and<br>OTP<br>programe<br>d. Typical<br>is 500ms. | PWRON_ON_TI<br>ME=0b1                      |       | 20                       |                      | ms                     |    |     |                      |

Test conditions: VCCA=5.0V,TA=25°C for typical values, unless otherwise noted.

| PARAMETERS                                                                              | SYMBOL       | Note                                                                                                            | MIN          | TYP            | MAX     | UNIT |
|-----------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------|--------------|----------------|---------|------|
| <b>BUCK1: Fast load transier</b>                                                        | nt respons   | e step-down conv                                                                                                | erter/       |                |         |      |
| Input supply voltage range                                                              | Vcc1         |                                                                                                                 | 2.7          |                | 5.5     | V    |
| Feedback Voltage, Default                                                               | Vfb1         | Selection of external resistor divider                                                                          | 0.99         | 1.0            | 1.01    | V    |
| Output Voltage Accuracy @ all load<br>@ all input voltage range                         | Vfb1         | If internal divide mode selected: 0.5V~3.4V by I2C/SPI programmed. Typical is 0.8V. Step=6.25mV                 | 0.792        | 0.8            | 0.808   | V    |
| Load Transient Response<br>L=0.22uH, Cout=44uF.                                         | Vdrop1       | 0.65A to 6.5A, 1A/uS,<br>Vout=0.8V                                                                              |              | 31             |         | mV   |
| Rated output current                                                                    | Imax1        |                                                                                                                 | 6.5          |                | · · · / | Α    |
| Switching Frequency when CCM mode                                                       | Fsw1         | Vin-Vout>1.5V                                                                                                   | 2.242        | 2.3            | 2.357   | MHz  |
| Conversion Efficiency<br>(Vin=4.2V,Vout=0.8V)                                           |              | lout=6.5A<br>lout=1.5A<br>lout=0.65A                                                                            |              | 68<br>85<br>81 |         | %    |
| <b>BUCK2: Fast load transier</b>                                                        |              | e step-down conv                                                                                                |              |                | 1       |      |
| Input supply voltage range                                                              | Vcc2         |                                                                                                                 | 2.7          |                | 5.5     | V    |
| Feedback Voltage, Default                                                               | Vfb2         | Selection of external resistor divider                                                                          | 0.99         | 1.0            | 1.01    | V    |
| Output Voltage Accuracy @ all load @ all input voltage range                            | Vfb2         | If internal divide<br>mode selected:<br>0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 0.8V.<br>Step=6.25mV | 0.792        | 0.8            | 0.808   | V    |
| Load Transient Response<br>L=0.22uH, Cout=44uF.                                         | Vdrop2       | 0.5A to 5A, 1A/uS,<br>Vout=0.8V                                                                                 |              | 30             |         | mV   |
| Rated output current                                                                    | Imax2        |                                                                                                                 | 5            |                |         | Α    |
| Switching Frequency when CCM mode                                                       | Fsw2         | Vin-Vout>1.5V                                                                                                   | 2.242        | 2.3            | 2.357   | MHz  |
| Conversion Efficiency                                                                   |              | lout=5A                                                                                                         |              | 67             |         |      |
| (Vin=4.2V,Vout=0.8V)                                                                    |              | lout=1A<br>lout=0.5A                                                                                            |              | 84<br>81       |         | %    |
| BUCKS, East land transies                                                               | * *******    | o stop down son                                                                                                 | · ortor      |                |         |      |
| BUCK3: Fast load transier Input supply voltage range                                    | Vcc3         | e step-aown conv                                                                                                |              |                | 5.5     | V    |
| Output Voltage Accuracy @ all load @ all input voltage range                            | Vbuck3       | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 0.8V.<br>Step=6.25mV                                         | 2.7<br>0.792 | 0.8            | 0.808   | V    |
| Load Transient Response<br>L=0.22uH, Cout=44uF.                                         | Vdrop3       | 0.5A to 5.0A, 1A/uS,<br>Vout=0.8V                                                                               |              | 30             |         | mV   |
| Rated output current                                                                    | Imax3        |                                                                                                                 | 5            |                |         | Α    |
| Switching Frequency when<br>CCM mode                                                    | Fsw3         | Vin-Vout>1.5V                                                                                                   | 2.242        | 2.3            | 2.357   | MHz  |
| Conversion Efficiency<br>(Vin=4.2V,Vout=0.8V)                                           |              | Iout=5A<br>Iout=0.5A                                                                                            |              | 66<br>82       |         | %    |
| · · · · · · · · · · · · · · · · · · ·                                                   | t roonana    |                                                                                                                 | orto-        |                |         |      |
| BUCK4: Fast load transier                                                               | Vcc4         | e steb-gown cou/                                                                                                | <b>2.7</b>   |                | 5.5     | V    |
| Input supply voltage range Output Voltage Accuracy @ all load @ all input voltage range | Vcc4<br>Vfb4 | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 0.8V.<br>Step=6.25mV                                         | 0.792        | 0.8            | 0.808   | V    |
| Load Transient Response<br>L=0.22uH, Cout=44uF.                                         | Vdrop4       | 0.5A to 5A, 1A/uS,<br>Vout=0.8V                                                                                 |              | 22             |         | mV   |
| Rated output current                                                                    | Imax4        |                                                                                                                 | 5            |                |         | Α    |

| PARAMETERS                                                      | SYMBOL     | Note                                                                                                              | MIN   | TYP  | MAX   | UNIT |
|-----------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| Switching Frequency when CCM mode                               | Fsw4       | Vin-Vout>1.5V                                                                                                     | 2.242 | 2.3  | 2.357 | MHz  |
| Conversion Efficiency                                           |            | Iout=5A                                                                                                           |       | 66   |       |      |
| (Vin=4.2V,Vout=0.8V)                                            |            | Iout=0.5A                                                                                                         |       | 8278 |       | %    |
| BUCK5: Fast load transie                                        | nt respons | e step-down conv                                                                                                  | erter |      | •     |      |
| Input supply voltage range                                      | Vcc5       |                                                                                                                   | 2.7   |      | 5.5   | V    |
| Feedback Voltage, Default                                       | Vfb5       | Selection of external resistor divider                                                                            | 0.99  | 1.0  | 1.01  | V    |
| Output Voltage Accuracy @ all load<br>@ all input voltage range | Vfb5       | If internal divide mode selected: 0.5V~3.4V by I2C /SPI programmed. Typical is 0.8V. Step=6.25mV                  | 0.792 | 0.8  | 0.808 | V    |
| Load Transient Response<br>L=470nH, Cout=32uF.                  | Vdrop5     | 0.25A to 2.5A, 1A/uS,<br>Vout=0.8V                                                                                |       | 20   |       | mV   |
| Rated output current                                            | Imax5      |                                                                                                                   | 2.5   |      |       | Α    |
| Switching Frequency when CCM mode                               | Fsw5       | Vin-Vout>1.5V                                                                                                     | 2.242 | 2.3  | 2.357 | MHz  |
| Conversion Efficiency                                           |            | lout=2.5A                                                                                                         |       | 72   |       |      |
| (Vin=4.2V,Vout=0.8V)                                            |            | lout=0.25A                                                                                                        |       | 81   |       | %    |
| BUCK6: Fast load transier                                       |            | e step-down conv                                                                                                  | erter |      |       |      |
| Input supply voltage range                                      | Vcc6       |                                                                                                                   | 2.7   |      | 5.5   | V    |
| Feedback Voltage, Default                                       | Vfb6       | Selection of external resistor divider                                                                            | 0.99  | 1.0  | 1.01  | V    |
| Output Voltage Accuracy @ all load<br>@ all input voltage range | Vfb6       | If internal divide<br>mode selected:<br>0.5V~3.4V by<br>I2C/SPI<br>programmed.<br>Typical is 0.8V.<br>Step=6.25mV | 0.792 | 0.8  | 0.808 | V    |
| Load Transient Response<br>L=470nH, Cout=32uF.                  | Vdrop6     | 0.25A to2.5A, 1A/uS,<br>Vout=0.8V                                                                                 |       | 20   |       | mV   |
| Rated output current                                            | Imax6      | 1000 0.01                                                                                                         | 2.5   |      |       | Α    |
| Switching Frequency when CCM mode                               | Fsw6       | Vin-Vout>1.5V                                                                                                     | 2.242 | 2.3  | 2.357 | MHz  |
| Conversion Efficiency                                           |            | lout=2.5A                                                                                                         |       | 72   |       |      |
| (Vin=4.2V,Vout=0.8V)                                            |            | lout=0.25A                                                                                                        |       | 81   |       | %    |
| BUCK7: Fast load transie                                        | nt respons | e sten-down conv                                                                                                  | erter |      |       |      |
| Input supply voltage range                                      | Vcc7       |                                                                                                                   | 2.7   |      | 5.5   | V    |
| Output Voltage Accuracy @ all load<br>@ all input voltage range | Vfb7       | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 0.8V.<br>Step=6.25mV                                           | 0.792 | 0.8  | 0.808 | V    |
| Load Transient Response<br>L=470nH, Cout=32uF.                  | Vdrop7     | 0.25A to2.5A, 1A/uS,<br>Vout=0.8V                                                                                 |       | 22   |       | mV   |
| Rated output current                                            | Imax7      |                                                                                                                   | 2.5   |      |       | Α    |
| Switching Frequency when CCM mode                               | Fsw7       | Vin-Vout>1.5V                                                                                                     | 0.792 | 0.8  | 0.808 | MHz  |
| Conversion Efficiency                                           |            | Iout=2.5A                                                                                                         |       | 72   |       |      |
| (Vin=4.2V,Vout=0.8V)                                            |            | Iout=0.25A                                                                                                        |       | 81   |       | %    |
| BUCK8: Fast load transie                                        |            | e step-down conv                                                                                                  |       |      | 1     | ı    |
| Input supply voltage range                                      | Vcc8       | 0.5)/ 5.0//                                                                                                       | 2.7   | • •  | 5.5   | V    |
| Output Voltage Accuracy @ all load @ all input voltage range    | Vfb8       | 0.5V~3.4V by I2C /<br>SPI programmed.<br>Typical is 0.8V.<br>Step=6.25mV                                          | 0.792 | 0.8  | 0.808 | V    |

| PARAMETERS                                                    | SYMBOL          | Note                             | MIN          | TYP | MAX         | UNIT     |
|---------------------------------------------------------------|-----------------|----------------------------------|--------------|-----|-------------|----------|
| Load Transient Response                                       | Vdrop8          | 0.25A to 2.5A, 1A/uS,            |              | 22  |             | mV       |
| L=470nH, Cout=32uF.                                           | T               | Vout=0.8V                        | 2.5          |     |             |          |
| Rated output current Switching Frequency when                 | Imax8<br>Fsw8   | Vin-Vout>1.5V                    | 2.5<br>2.242 | 2.3 | 2.357       | A<br>MHz |
| CCM mode                                                      | rswo            | VIII-VOUL> 1.5 V                 | 2.242        | 2.3 | 2.337       | 1411.12  |
| Conversion Efficiency                                         |                 | Iout=2.5A                        |              | 72  | 1           |          |
| (Vin=4.2V,Vout=0.8V)                                          |                 |                                  |              |     |             | %        |
| (****                                                         |                 | Iout=0.25A                       |              | 81  |             |          |
| <b>BUCK9: Fast load transie</b>                               | nt respons      | e step-down conv                 | erter        |     |             |          |
| Input supply voltage range                                    | Vcc9            |                                  | 2.7          |     | 5.5         | V        |
| Feedback Voltage, Default                                     | Vfb9            | Selection of                     | 0.792        | 0.8 | 0.808       | V        |
|                                                               |                 | external resistor<br>divider     |              |     |             |          |
| Output Voltage Accuracy @ all load                            | Vfb9            | If internal divide               | 0.784        | 0.8 | 0.816       | V        |
| @ all input voltage range                                     |                 | mode selected:                   |              |     |             | 7        |
|                                                               |                 | 0.5V~3.4V by I2C /               |              |     |             |          |
|                                                               |                 | SPI programmed.                  |              |     |             |          |
|                                                               |                 | Typical is 0.8V.<br>Step=6.25mV  |              |     |             |          |
| Load Transient Response                                       | Vdrop9          | 0.25A to 2.5A, 1A/uS,            |              | 20  |             | mV       |
| L=470nH, Cout=32uF.                                           | valops          | Vout=0.8V                        |              | 20  | *           | IIIV     |
| Rated output current                                          | Imax9           |                                  | 2.5          | / ) |             | Α        |
| Switching Frequency when                                      | Fsw9            | Vin-Vout>1.5V                    | 2.242        | 2.3 | 2.357       | MHz      |
| CCM mode                                                      |                 |                                  |              |     |             |          |
| Conversion Efficiency                                         |                 | lout=2.5A                        |              | 72  |             |          |
| (Vin=4.2V,Vout=0.8V)                                          |                 | lout=0.25A                       |              | 81  |             | %        |
|                                                               |                 |                                  |              | 01  |             |          |
| <b>BUCK10: Fast load transi</b>                               | ent respon      | se step-down con                 | verter       |     |             |          |
| Input supply voltage range                                    | Vcc10           |                                  | 2.7          |     | 5.5         | V        |
| Output Voltage Accuracy @ all load                            | Vfb10           | 0.5V~3.4V by I2C /               | 0.792        | 0.8 | 0.808       | V        |
| @ all input voltage range                                     | VIBIO           | SPI programmed.                  | 0.732        | 0.0 | 0.000       |          |
|                                                               |                 | Typical is 0.8V.                 |              |     |             |          |
|                                                               |                 | Step=6.25mV                      |              |     |             |          |
| Load Transient Response                                       | Vdrop10         | 0.25A to2.5A,                    |              | 22  |             | mV       |
| L=470nH, Cout=32uF.                                           |                 | 0.5A/uS, Vout=0.8V               |              |     |             |          |
| Rated output current                                          | Imax10          |                                  | 2.5          |     |             | Α        |
| Switching Frequency when                                      | Fsw10           | Vin-Vout>1.5V                    | 2.242        | 2.3 | 2.357       | MHz      |
| CCM mode                                                      |                 | 7 . 2 54                         |              | 70  | -           |          |
| Conversion Efficiency                                         |                 | Iout=2.5A                        |              | 72  |             | %        |
| (Vin=4.2V,Vout=0.8V)                                          |                 | Iout=0.25A                       |              | 81  |             | 70       |
| NLDO1                                                         |                 |                                  |              |     | 1           |          |
| Input supply voltage range                                    | Vcc13           |                                  | 0.6          |     | 5.5         | V        |
| Output Voltage Accuracy @ all load                            | Vnldo1          | 0.5V~3.4V by I2C /               | 0.99         | 1   | 1.01        | V        |
| @ all input voltage range                                     |                 | SPI programmed.                  |              | _   |             |          |
|                                                               |                 | Typical is 1V.                   |              |     |             |          |
|                                                               |                 | Step=12.5mV                      |              |     |             |          |
| Rated output current                                          | Imaxl1          | Vcc13-Vnldo1>0.2V                | 300          |     |             | mA       |
| PSRR@ 1KHz                                                    |                 | Vin rms=200mV                    |              | 65  |             | dB       |
| PSRR@ 10KHz                                                   |                 | Vin rms=200mV                    |              | 60  |             | dB       |
| NLDO2                                                         |                 |                                  |              | ı   | T ==        |          |
| Input supply voltage range                                    | Vcc13           | 0.01.0.01.                       | 0.6          |     | 5.5         | V        |
| Output Voltage Accuracy @ all load                            | Vnldo2          | 0.6V~3.4V by I2C                 | 0.99         | 1   | 1.01        | V        |
| @ all input voltage range                                     |                 | SPI programmed.                  |              |     |             |          |
|                                                               |                 | Typical is 1.8V.                 |              |     |             |          |
| Rated output current                                          | Imaxl2          | Step=12.5mV<br>Vcc13-Vnldo2>0.2V | 300          |     | 1           | mA       |
| PSRR@ 1KHz                                                    | IIIIaxiZ        | Vin rms=200mV                    | 300          | 65  | 1           | dB       |
| PSRR@ 10KHz                                                   |                 | Vin rms=200mV                    |              | 60  | 1           | dB       |
| NLDO3                                                         | 1               |                                  | 1            |     | 1           | ,        |
|                                                               |                 | T                                |              | I   | T = =       | ,        |
| Input supply voltage range                                    | Vcc13           |                                  | 0.6          |     | 7 7         | l V      |
| Input supply voltage range Output Voltage Accuracy @ all load | Vcc13<br>Vnldo3 | 0.6V~3.4V by I2C                 | 0.6<br>0.99  | 1   | 5.5<br>1.01 | V        |

| PARAMETERS                                                    | SYMBOL                                  | Note                                                     | MIN  | TYP      | MAX  | UNIT     |
|---------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------|------|----------|------|----------|
|                                                               |                                         | Typical is 1V.                                           |      |          |      |          |
| Dated autout autout                                           | Transcri 12                             | Step=12.5mV                                              | F00  |          |      | A        |
| Rated output current PSRR@ 1KHz                               | Imaxl3                                  | Vcc13-Vnldo3>0.2V<br>Vin rms=200mV                       | 500  | 65       |      | mA<br>dB |
| PSRR@ 10KHz                                                   |                                         | Vin rms=200mV                                            |      | 60       |      | dB       |
| NLDO4                                                         |                                         | VIII IIIIO ZOOIIIV                                       |      | - 00     |      | u u u    |
| Input supply voltage range                                    | Vcc14                                   |                                                          | 0.6  |          | 5.5  | V        |
| Output Voltage Accuracy @ all load                            | Vnldo4                                  | 0.6V~3.4V by I2C                                         | 2.9  | 3        | 3.06 | V        |
| @ all input voltage range                                     | · · · · · · · · · · · · · · · · · · ·   | /SPI programmed.                                         | 4    | J        | 3.00 |          |
|                                                               |                                         | Typical is 3V.                                           |      |          |      |          |
|                                                               |                                         | Step=12.5mV                                              |      |          |      |          |
| Rated output current                                          | Imaxl4                                  | Vcc14-Vnldo4>0.2V                                        | 500  |          |      | mA       |
| PSRR@ 1KHz                                                    |                                         | Vin rms=200mV                                            |      | 65       |      | dB       |
| PSRR@ 10KHz                                                   |                                         | Vin rms=200mV                                            |      | 60       |      | dB       |
| NLDO5                                                         |                                         |                                                          |      |          |      |          |
| Input supply voltage range                                    | Vcc14                                   |                                                          | 0.6  |          | 5.5  | V        |
| Output Voltage Accuracy @ all load                            | Vnldo5                                  | 0.6V~3.4V by I2C                                         | 0.99 | 1        | 1.01 | V        |
| @ all input voltage range                                     |                                         | /SPI programmed.                                         |      |          |      |          |
|                                                               |                                         | Typical is 3V.                                           |      |          |      |          |
| Dated autout autout                                           | Tree and E                              | Step=12.5mV                                              | 200  |          |      | 1        |
| Rated output current PSRR@ 1KHz                               | Imaxl5                                  | Vcc14-Vnldo5>0.2V<br>Vin rms=200mV                       | 300  | 65       |      | mA<br>dB |
| PSRR@ 10KHz                                                   |                                         | Vin rms=200mV                                            |      | 60       |      | dB       |
| PLDO1                                                         |                                         | VIII 11113-200111V                                       |      | 00       |      | l db     |
| Input supply voltage range                                    | Vcc11                                   |                                                          | 2    |          | 5.5  | V        |
| Output Voltage Accuracy @ all load                            | Vcc11<br>Vpldo1                         | 0.6V~3.4V by I2C                                         | 0.99 | 1        | 1.01 | V        |
| @ all input voltage range                                     | VPIGOT                                  | /SPI programmed.                                         | 0.99 | 1        | 1.01 | V        |
| e an input voltago range                                      |                                         | Typical is 3V.                                           |      |          |      |          |
|                                                               |                                         | Step=12.5mV                                              |      |          |      |          |
| Rated output current                                          | Imaxl1                                  | Vcc11-Vpldo1>0.2V                                        | 500  |          |      | mA       |
| PSRR@ 1KHz                                                    | -                                       | Vin rms=200mV                                            |      | 65       |      | dB       |
| PSRR@ 10KHz                                                   |                                         | Vin rms=200mV                                            |      | 60       |      | dB       |
| PLDO2                                                         |                                         |                                                          |      |          |      |          |
| Input supply voltage range                                    | Vcc11                                   |                                                          | 2    |          | 5.5  | V        |
| Output Voltage Accuracy @ all load                            | Vpldo2                                  | 0.6V~3.4V by I2C                                         | 0.99 | 1        | 1.01 | V        |
| @ all input voltage range                                     |                                         | /SPI programmed.                                         |      |          |      |          |
|                                                               | * \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Typical is 2.8V.                                         |      |          |      |          |
|                                                               |                                         | Step=12.5mV                                              |      |          |      |          |
| Rated output current                                          | Imaxl2                                  | Vcc11-Vpldo2>0.2V                                        | 300  | 0.5      |      | mA       |
| PSRR@ 1KHz<br>PSRR@ 10KHz                                     |                                         | Vin rms=200mV<br>Vin rms=200mV                           |      | 65<br>60 |      | dB<br>dB |
| PLDO3                                                         |                                         | VIII 11115-200111V                                       |      | 00       |      | ub       |
|                                                               | 1/11                                    |                                                          | 2    |          |      | 1 1/     |
| Input supply voltage range Output Voltage Accuracy @ all load | Vcc11                                   | 0.61/ 2.41/ hv 126                                       | 2    | 1        | 5.5  | V        |
| @ all input voltage range                                     | Vpldo3                                  | 0.6V~3.4V by I2C /SPI programmed.                        | 0.99 | 1        | 1.01 | V        |
| an input voltage range                                        |                                         | Typical is 1.8V.                                         |      |          |      |          |
|                                                               |                                         | Step=12.5mV                                              |      |          |      |          |
| Rated output current                                          | Imaxl3                                  | Vcc11-Vpldo3>0.2V                                        | 300  |          |      | mA       |
| PSRR@ 1KHz                                                    | IIIIaxis                                | Vin rms=200mV                                            | 300  | 65       |      | dB       |
| PSRR@ 10KHz                                                   |                                         | Vin rms=200mV                                            |      | 60       |      | dB       |
| PLDO4                                                         |                                         |                                                          |      |          | •    |          |
| Input supply voltage range                                    | Vcc12                                   |                                                          | 2    |          | 5.5  | V        |
| Output Voltage Accuracy @ all load                            | Vpldo4                                  | 0.6V~3.4V by I2C                                         | 0.99 | 1        | 1.01 | V        |
| @ all input voltage range                                     |                                         | /SPI programmed.                                         |      |          |      |          |
| - <del>-</del>                                                |                                         | Typical is 1.5V.                                         |      |          |      |          |
|                                                               |                                         | Step=12.5mV                                              |      |          |      |          |
| Rated output current                                          | Imaxl4                                  | Vcc12-Vpldo3>0.2V                                        | 500  | -        |      | mA       |
| PSRR@ 1KHz                                                    |                                         | Vin rms=200mV                                            |      | 65       |      | dB       |
| PSRR@ 10KHz                                                   |                                         | Vin rms=200mV                                            |      | 60       |      | dB       |
| PLDO5                                                         |                                         |                                                          |      |          |      |          |
| Toward according to the end of the end                        | Vcc12                                   |                                                          | 2    |          | 5.5  | V        |
| Input supply voltage range                                    |                                         |                                                          |      |          |      |          |
| Output Voltage Accuracy @ all load                            | Vpldo5                                  | 0.6V~3.4V by I2C                                         | 0.99 | 1        | 1.01 | V        |
|                                                               |                                         | 0.6V~3.4V by I2C<br>/SPI programmed.<br>Typical is 1.8V. |      | 1        | 1.01 | V        |

| PARAMETERS                                                   | SYMBOL | Note                                                                    | MIN   | TYP | MAX   | UNIT |
|--------------------------------------------------------------|--------|-------------------------------------------------------------------------|-------|-----|-------|------|
|                                                              |        | Step=12.5mV                                                             |       |     |       |      |
| Rated output current                                         | Imaxl5 | Vcc12-Vpldo3>0.2V                                                       | 300   |     |       | mA   |
| PSRR@ 1KHz                                                   |        | Vin rms=200mV                                                           |       | 65  |       | dB   |
| PSRR@ 10KHz                                                  |        | Vin rms=200mV                                                           |       | 60  |       | dB   |
| VCCIO                                                        |        |                                                                         |       |     |       |      |
| Input supply voltage range                                   | VccA   |                                                                         | 2     |     | 5.5   | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vccio  | 0.6V~3.4V by I2C<br>/SPI programmed.<br>Typical is 1.8V.<br>Step=12.5mV | 1.782 | 1.8 | 1.818 | V    |
| Rated output current                                         | Imaxl6 | VccA-Vccio>0.2V                                                         | 300   |     |       | mA   |
| PSRR@ 1KHz                                                   |        | Vin rms=200mV                                                           |       | 65  |       | dB   |
| PSRR@ 10KHz                                                  |        | Vin rms=200mV                                                           |       | 60  |       | dB   |

## **Chapter 4 Function Description**

## 4.1 Top State Machine

## 4.1.1 State Machine Description



Fig. 4-1 State Machine

The RK806 state machine shown as above. The state shift by "power on", "power down", "reset", "active to sleep" and "sleep to active".

## 4.1.2 Power on Description

There are three kinds of method to power on the PMIC.

#### 1. Press "PWRON" key



Fig. 4-2 Press "PWRON" key to turn on the PMIC

When the PMIC VCCA, VCC1, VCC2 voltage is higher than "VB\_OK" threshold, keeping low level at "PWRON" pin for 500/20mS would turn on the PMIC. The "PWRON" pin de-bounce time (500mS/20mS) can be adjusted by I2C or SPI.

All the power channels start up at the default output voltages with a preset power up sequence, which has 1mS intervals between the channels. When the power up process is done, the RESETB turns to high logic level to inform the processor that all the power rails are up and stable.

Note:T1 is used to Check whether the external power supply meets requirements. If the

requirements are met within 100mS, the system can start normally.

#### 2. VDC HIGH LEVEL

When the PMIC VCCA, VCC1, VCC2 voltage is higher than "VB\_OK" threshold, And the high level continues to exceed 2mS for VDC, the PMIC would be turn on.



Fig. 4-3 VDC high level to turn on the PMIC

Note:T1 is used to Check whether the external power supply meets requirements. If the requirements are met within 100mS, the system can start normally.

#### 3. ABNORMAL ON

When the PMIC would be turn on and register bit  $0 \times 5 F < 7 > = "1"$ , And When the PMIC triggers OVP or UVLO, the system automatically restarts. After the system voltage is detected to be normal during the restart, the system can be turn on normally .

## 4.1.3 Power down Description

There are 7 kinds of method to power down the PMIC.

#### 1. Long press "PWRON" key



Fig. 4-4 Long press "PWRON" key to turn off the PMIC

When the PMIC work in the "ON" state or "SLEEP" state, Writing register bit 0xF7<6>="0", and then keeping low level at "PWRON" pin for 6/8/10/12S would turn off the PMIC. The "PWRON" pin de-bounce time (6/8/10/12S) can be adjusted by I2C.

When power down enable, The RESETB pin would be pulled low to reset the processor. And then 1ms later, the power channels start to be turned off as the set of power off sequence.

#### 2. Write shutdown Register

When the PMIC work in the "ON" state or "SLEEP" state, writing register bit 0x72<0>="1" would turn off the PMIC. The power off sequence is the same with the first one.

#### 3. SYNC PULL DOWN

When the PMIC work in the "ON" state or "SLEEP" state and register bit 0x5F<7>="0", if VCCA or VCC1 or VCC2 lower than VB\_UV threshold (typical 2.7V) or higher than VB\_OV threshold (typical 6.0V), SYNC will pull down, and the PMIC would be turn off immediately.

#### 4. SYS low-voltage

When the PMIC work in the "ON" state or "SLEEP" state and register bit 0x5E<3>="0", if VCCA or VCC1 or VCC2 lower than VB\_LO threshold (typical 3.2V) for 1mS, the PMIC would be turn off. The power off sequence is the same with the first one.

#### 5. PWRCTRL pin active

When the PMIC work in the "ON" state or "SLEEP" state, if PWRCTRLn\_FUN set "010", and PWRCTRLn pin active (the polarity can be programmed by Register), the PMIC would be turn off. The power off sequence is the same with the first one.

#### 6. TSD protection

When the PMIC work in the "ON" state or "SLEEP" state, if the temperature is higher than TSD threshold (typical 140 degree), the PMIC would be turn off. The power off sequence is the same with the first one.

#### 7. ABNORMAL

When the PMIC work in the "ON" state or "SLEEP" state and register bit 0x5F<7>="1", if VCCA or VCC1 or VCC2 lower than VB\_UV threshold (typical 2.7V) or higher than VB\_OV threshold (typical 6.0V), the PMIC would be turn off immediately. The power off sequence is the same with the first one.

## 4.1.4 Reset Description

There are 4 kinds of method to reset the PMIC. If register bits 0x72<7:6>="00", reset function means restart PMIC. If register bits 0x72<7:6>="01", reset function means reset registers, all channels of power would be reset to default state.

## 1. Long press "PWRON" key



Fig. 4-5 Long press "PWRON" key to restart the PMIC

When the PMIC work in the "ON" state or "SLEEP" state, Writing register bit 0x76<6>="1", and then keeping low level at "PWRON" pin for 6/8/10/12S would restart the PMIC. The "PWRON" pin de-bounce time (6/8/10/12S) can be adjusted by I2C or SPI.

#### 2. PWRCTRLn pin active

When the PMIC work in the "ON" state or "SLEEP" state, if PWRCTRLn\_FUN set "011",

and "PWRCTRLn" pin active (the polarity can be programmed by Register of PWRCTRLn\_POL ), the PMIC would restart. The restart sequence is the same with the first one.

#### 3. RESETB pin pull low

When the PMIC work in the "ON" state or "SLEEP" state, if "RESETB" pin is pull down, the PMIC would restart immediately. The restart sequence is the same with the first one.

#### 4. WDT active

When the PMIC work in the "ON" state or "SLEEP" state, if register bit 0x73 < 4:3 > = "11", the PMIC would restart. The restart sequence is the same with the first one.

## 4.1.5 Power Sequence Description

|        |                                                                               |                | RK806-1 | (master) |
|--------|-------------------------------------------------------------------------------|----------------|---------|----------|
|        |                                                                               | Maximum        | Default | Start up |
|        | Range of output voltage                                                       | output current | voltage | sequence |
| BUCK1  | 0.5V-3.4V                                                                     | 6.5A           | 0.75V   | OFF      |
| BUCK2  | 0.5V-3.4V                                                                     | 5A             | 0.75V   | 3        |
| BUCK3  | 0.5V-3.4V                                                                     | 5A             | 0.75V   | 2        |
| BUCK4  | 0.5V-3.4V                                                                     | 3A             | 0.75V   | OFF      |
| BUCK5  | 0.5V-3.4V                                                                     | 2.5A           | 0.85V   | 2        |
| BUCK6  | X(external divided<br>resistor)<br>Or 0.5V-3.4v(internal<br>divided resistor) | 2.5A           | 0.5V    | 4        |
| BUCK7  | 0.5V-3.4V                                                                     | 2.5A           | 2.0V    | 1        |
| BUCK8  | 0.5V-3.4V                                                                     | 2.5A           | 3.3V    | 6        |
| BUCK9  | X(external divided<br>resistor)<br>Or 0.5V-3.4v(internal<br>divided resistor) | 2.5A           | 0.5V    | 6        |
| BUCK10 | 0.5V-3.4V                                                                     | 2.5A           | 1.8V    | 3        |
| NLDO1  | 0.6V-3.4V                                                                     | 300mA          | 0.75V   | 2        |
| NLDO2  | 0.6V-3.4V                                                                     | 300mA          | 0.85V   | 2        |
| NLDO3  | 0.6V-3.4V                                                                     | 500mA          | 0.75V   | 2        |
| NLDO4  | 0.6V-3.4V                                                                     | 500mA          | 0.85V   | 2        |
| NLDO5  | 0.6V-3.4V                                                                     | 300mA          | 0.75V   | 2        |
| PLDO1  | 0.6V-3.4V                                                                     | 500mA          | 1.8V    | 3        |
| PLDO2  | 0.6V-3.4V                                                                     | 300mA          | 1.8V    | 3        |
| PLDO3  | 0.6V-3.4V                                                                     | 300mA          | 1.2V    | 4        |
| PLDO4  | 0.6V-3.4V                                                                     | 500mA          | 3.3V    | 6        |
| PLDO5  | 0.6V-3.4V                                                                     | 300mA          | 3.3V    | 6        |

| PLDO6  | 0.6V-3.4V | 300mA | 1.8V | 3  |
|--------|-----------|-------|------|----|
| VB_OK  | 2.8V-3.6V | х     | 2.8V | х  |
| RESETB | Х         | х     | Х    | 11 |

Table 4-1 RK806-1Power up/down sequence (Short press PWRON key time is 20ms.)

|         |                         |                | DK00C 3 | (        |  |
|---------|-------------------------|----------------|---------|----------|--|
|         |                         | Maximoum       | RK806-2 |          |  |
|         | Danna of autout valtage | Maximum        | Default | Start up |  |
| DUCKA   | Range of output voltage | output current | voltage | sequence |  |
| BUCK1   | 0.5V-3.4V               | 6.5A           | 0.75V   | OFF      |  |
| BUCK2   | 0.5V-3.4V               | 5A             | 0.75V   | OFF      |  |
| BUCK3   | 0.5V-3.4V               | 5A             | 0.75V   | 2        |  |
| BUCK4   | 0.5V-3.4V               | 3A             | 0.75V   | OFF      |  |
| BUCK5   | 0.5V-3.4V               | 2.5A           | 0.75V   | OFF      |  |
| BUCK6   | 0.5V-3.4V               | 2.5A           | 0.75V   | OFF      |  |
| BUCK7   | 0.5V-3.4V               | 2.5A           | 2.0V    | 1        |  |
| BUCK8   | 0.5V-3.4V               | 2.5A           | 0.75V   | OFF      |  |
|         | X(external divided      |                |         |          |  |
| DITICIO | resistor)               | 2.54           | 0.5V    | 4        |  |
| BUCK9   | Or 0.5V-3.4v(internal   | 2.5A           |         | 4        |  |
|         | divided resistor)       |                |         |          |  |
| BUCK10  | 0.5V-3.4V               | 2.5A           | 1.10V   | 1        |  |
| NLDO1   | 0.6V-3.4V               | 300mA          | 0.75V   | 2        |  |
| NLDO2   | 0.6V-3.4V               | 300mA          | 0.90V   | 5        |  |
| NLDO3   | 0.6V-3.4V               | 500mA          | 0.75V   | 2        |  |
| NLDO4   | 0.6V-3.4V               | 500mA          | 0.75V   | 2        |  |
| NLDO5   | 0.6V-3.4V               | 300mA          | 0.85V   | 2        |  |
| PLDO1   | 0.6V-3.4V               | 500mA          | 1.80V   | 3        |  |
| PLDO2   | 0.6V-3.4V               | 300mA          | 1.80V   | 3        |  |
| PLDO3   | 0.6V-3.4V               | 300mA          | 1.80V   | 3        |  |
| PLDO4   | 0.6V-3.4V               | 500mA          | 3.30V   | 6        |  |
| PLDO5   | 0.6V-3.4V               | 300mA          | 3.30V   | 7        |  |
| PLDO6   | 0.6V-3.4V               | 300mA          | 1.80V   | 3        |  |
| VB_OK   | 2.8V-3.6V               | х              | 2.8V    | Х        |  |
| RESETB  | Х                       | х              | Х       | 18       |  |

|        |                         |                | RK806-2 | (slavo)  |
|--------|-------------------------|----------------|---------|----------|
|        |                         | Maximum        | Default | Start up |
|        | Range of output voltage | output current | voltage | sequence |
| BUCK1  | 0.5V-3.4V               | 6.5A           | 0.75V   | OFF      |
| BUCK2  | 0.5V-3.4V               | 5A             | 0.75V   | OFF      |
| BUCK3  | 0.5V-3.4V               | 5A             | 0.75V   | 8        |
| BUCK4  | 0.5V-3.4V               | 3A             | 3.30V   | 6        |
| BUCK5  | 0.5V-3.4V               | 2.5A           | 0.75V   | OFF      |
| BUCK6  | 0.5V-3.4V               | 2.5A           | 0.75V   | OFF      |
| BUCK7  | 0.5V-3.4V               | 2.5A           | 1.80V   | 3        |
| BUCK8  | 0.5V-3.4V               | 2.5A           | 0.75V   | 8        |
|        | X(external divided      |                |         |          |
| BUCK9  | resistor)               | 2.5A           | 0.5V    | 6        |
|        | Or 0.5V-3.4v(internal   |                |         |          |
|        | divided resistor)       |                |         |          |
| BUCK10 | 0.5V-3.4V               | 2.5A           | 0.85V   | 2        |
| NLDO1  | 0.6V-3.4V               | 300mA          | 0.75V   | 2        |
| NLDO2  | 0.6V-3.4V               | 300mA          | 0.85V   | 2        |
| NLDO3  | 0.6V-3.4V               | 500mA          | 0.85V   | 2        |
| NLDO4  | 0.6V-3.4V               | 500mA          | 0.50V   | OFF      |
| NLDO5  | 0.6V-3.4V               | 300mA          | 1.20V   | 4        |
| PLDO1  | 0.6V-3.4V               | 500mA          | 0.50V   | OFF      |
| PLDO2  | 0.6V-3.4V               | 300mA          | 1.80V   | 3        |
| PLDO3  | 0.6V-3.4V               | 300mA          | 1.80V   | 3        |
| PLDO4  | 0.6V-3.4V               | 500mA          | 3.30V   | 7        |
| PLDO5  | 0.6V-3.4V               | 300mA          | 2.80V   | OFF      |
| PLDO6  | 0.6V-3.4V               | 300mA          | 1.80V   | 3        |
| VB_OK  | 2.8V-3.6V               | х              | 2.8V    | Х        |
| RESETB | X                       | х              | Х       | 18       |

Table 4-2 RK806-2Power up/down sequence (Short press PWRON key time is 20ms.)

After PMIC turn on, we can through set register (B2~C3) to set power down sequence.

## 4.1.6 Sleep Description

The RK806 could be set to SLEEP mode, The register of PWRCTRLn\_FUN set "001", and then "PWRCTRLn" pin active (the polarity can be programmed by Register of PWRCTRLn\_POL)

When sleep mode, the power dissipation of RK806 would be decreased. Writing register bits 0x0D="FF", 0x0C="FF", 0x61<1>="1" would be decrease quiescent current further.

## 4.1.7 Master and Slave work together

Two RK806 could work together that one of them is master, another is slave. Master/Slave chip configurations are distinguished by the level state of pin EXT\_EN when first powered on, EXT\_EN connect with VCCA is slave chip, floating or pulled down by a resistor is the master chip.

When two RK806 work together the SYNC\_CLK and SYNC pin of master and slave mast connect. The master chip provides clock to slave chip through SYNC\_CLK, and SYNC is used to provide synchronization signal and generate synchronization pulse to realize the synchronization of startup, shutdown, reset and power-on and power-off.

The two signal pins PWRON and RESETB of the master and slave shall be connected separately used to power on of PMIC and reset signal input generated by the external reset button.

The signal pin VDC of the master and slave can be connected, and also connect the VDC of slave with the EXT EN of master.

If the number of IO of the master is not enough, the master and slave INT pins can also be connected together. The software can distinguish the master and slave registers by reading them.

## 4.1.8 I2C and SPI communication

RK806 Can be used as an extended PMIC, master - slave control. The register address of the master is 0X23,the register address of the slave is 0X25. RK806 also have SPI/I2C communication mode, when first turned on, if CS pin is connected to the VCCA, RK806 automatically selects the communication mode of I2C,else RK806 automatically selects the communication mode of SPI. The voltage of VCCIO must greater than 1.62V, do not close this channel in standby mode.

If we select SPI mode, SPI defaults to 3-line mode. To enable 4-line mode, when the host initializes, set register E8 < 2 > = "1", in 4-wire mode, the pin of SO for slave must be configured E9 < 5 > = "1". CLK falling edge to prepare data, CLK high level latch data. The maximum rate of communication is 20 MHz.

In SPI mode, the pin of MISO can be reuse SLEEP3 function, when this pin used to SLEEP3 function, SPI only select 3-line mode, and the pins of MOSI and MISO for master chip should connect together, the data of input and output transfer from the pin of MOSI of PMIC.

In SPI mode, after sending data, you need to send two more bytes of dummy empty packets.

## 4.1.9 Format of SPI commands

- 1, Every time when the host computer starts transmission, the following 3 data packages will be transmitted: CMD, REG\_L and REG\_H.
- 2, When the data is written or read with CRC, the Len position of CMD has to be specified with the length of data 'n'. (Len=n-1, the maximum of the length of data is 16Byte.)
- 3, The polynomial of CRC is X8+X4+X+1, and the initial value of CRC is 0. Under the circumstance of the computation of CRC, REG\_L=REG\_H=0 and data will be engaged in the computation.
- 4, When the data is written with CRC, an another empty package 'CRC\_CLK\_DATA' will be transmitted after finishing writing CRC code. The CLK is used to transport data from the inner computer. (Reading data with CRC does not need this operation.)



#### The Format of Commands of CMD package is described as following:

R/W[7]: R=0, W=1

CRC\_EN[6]: Enable=1, Disable=0

Len[3:0]: case 1: CRC\_EN=1

The length of data written or read is noted in Len[3:0].

The host or slave computer transmits CRC data at the position of len+1.

case 2: CRC\_EN=0

The data transmission takes no advantage of the length.

The addresses of registers of slave computer self-increase within the interval of  $0\sim255$ .

- REG\_L[7:0]: The address of the target register is low-8 bit.
- REG\_H[15:8]: The address of the target register is high-8 bit. (The slave computer does not comprehend this address and recognizes it as 0 forever. The host computer will set MO as input in this Byte in 3-thread-read mode. The aim of adding REG\_H is preventing SI of the slave computer switching to SO in 3-thread mode from engendering conflict with the MO signal.)
- Writing data when CRC\_EN=1: Len equals the length of data minus 1. An extra 1 Byte empty package has to be written after the CRC code when data writing. This package is used as a CLK for computation and data transmission of RK806 chips. If there is still CLK not comprehended by slave computer after 8 bit, CRC will be set as error, RK806 will terminate working and simultaneously registers will show 'CRC\_ERR'.
- ➤ Reading data when CRC\_EN=1: The slave computer will return CRC code after the length that Len indicates. If there is CLK after CRC code, the slave computer will show no response or return invalid data.

## The Format of CRC is described as following:

The polynomial of CRC is X8+X4+X+1.

The initial value of CRC is 0x00.

The CRC computation embraces REG L, REG H and data.

Note: When reading data in 3-thread mode, the host computer will switch to input when REG\_H is reading. Because both host and slave computer are input mode so the slave one have to force the data to be set as 0.

#### Read and write waveforms are as follows:

Single byte without CRC write waveform: (Regardless of the length of Len, the address automatically increments by 1 after 8 CLK)



Single byte with CRC write waveform:



Multi-byte with CRC write waveform: (If data is smaller than or equal to 8 byte, send at least one packet. If data is larger than 8 byte, send two packets)



Multi-byte 4-line with CRC read:



Multi-byte 3-line with CRC read :( The position where the master reads empty packets and the slave forcibly receives data for 0)



Read without CRC : (The slave register address is automatically incremented by 1 after 8  $\,$  CLK)



## 4.2 Power Channels

## 4.2.1 Buck Description

The RK806 provides four high current synchronous buck converters, which deliver up to 6.5A, 5A and 2.5A, respectively. An enhanced COT architecture is used, which improves the transient response significantly. 2.3MHz switching frequency and good control method de5crease the external inductance and capacitance. All output voltages can be adjusted dynamically during operation through DVS (Dynamic Voltage Scaling), which guarantees a linear and gradual voltage ramping up and down. A complete set of protection functions, such as short circuit protection, is implemented in the buck converters too.

For example, the BUCK1: Vout=0.8V, Vin=5V, L=0.22uH, Cout=44uF. Load Current transient from 0.065A to 6.5A, the current slew rate is 3A/uS (using MOSFET transition). The output voltage drop when load current rising edge is about **38mV**, that is very good characteristics. The other bucks has the same architecture with BUCK1, so they have the same load transient response characteristics.



Fig. 4-6 BUCK1 load transient rising edge



Fig. 4-7 BUCK1 load transient falling edge

Meanwhile, bucks converters have good efficiency characteristics. The test data shown as below. All channels of buck output voltage set to default.



Fig. 4-8 BUCK1 efficiency curve when different input voltage



Fig. 4-9 BUCK2 efficiency curve when different input voltage



Fig. 4-10 BUCK3 efficiency curve when different input voltage



Fig. 4-11 BUCK4 efficiency curve when different input voltage



Fig. 4-12 BUCK5 efficiency curve when different input voltage



Fig. 4-13 BUCK6 efficiency curve when different input voltage



Fig. 4-14 BUCK7 efficiency curve when different input voltage



Fig. 4-15 BUCK8 efficiency curve when different input voltage



Fig. 4-16 BUCK9 efficiency curve when different input voltage



Fig. 4-17 BUCK10 efficiency curve when different input voltage

## 4.2.2 LDO Description

The RK806 also integrates five NLDOs, with 2 NLDOs (NLDO3, NLDO4) capable of providing up to 500mA and 3 (NLDO1, NLDO2, NLDO5) providing maximum 300mA. And also integrates six PLDOs, with 2 PLDOs (PLDO1, PLDO4) capable of providing up to 500mA and 3 (PLDO2, PLDO3, VCCIO) providing maximum 300mA. All channels of LDO output capacitance could be 1.0uF that decreases the system cost. The parameters such as output voltage in the different operating modes can be adjusted through the I<sup>2</sup>C or SPI interface.

# **Chapter 5 Register Description**

# **5.1** Register Summary

|                                | 1                | 1    | 1              | ,           |
|--------------------------------|------------------|------|----------------|-------------|
| Name                           | Offset           | Size | Reset<br>Value | Description |
| POWER ENO                      | 0x0000           | В    | OTP            |             |
| POWER EN1                      | 0x0001           | В    | OTP            |             |
| POWER EN2                      | 0x0001           | В    | OTP            |             |
| POWER EN3                      | 0x0002           | В    | OTP            | _           |
| POWER EN4                      | 0x0003           | В    | OTP            |             |
| POWER EN5                      | 0x0005           | В    | OTP            |             |
| POWER SLP EN0                  | 0x0006           | В    | OTP            | * * / ^     |
| POWER SLP EN1                  | 0x0007           | В    | OTP            |             |
| POWER SLP EN2                  | 0x0007           | В    | OTP            |             |
| POWER DISCHRG ENO              | 0x0009           | В    | 0xff           |             |
| POWER DISCHRG EN1              | 0x0003           | В    | 0xdf           |             |
| POWER DISCHRG EN2              | 0x000b           | В    | 0x3f           |             |
| BUCK FB CONFIG                 | 0x000b           | В    | 0x01           |             |
| SLP LP CONFIG                  | 0x000d           | В    | 0x00           |             |
| POWER FPWM ENO                 | 0x000a           | В    | 0x00           | 7           |
| POWER FPWM EN1                 | 0x000e           | В    | 0x00           |             |
| BUCK1 CONFIG                   | 0x0001           | В    | 0x64           |             |
| BUCK2 CONFIG                   | 0x0010           | В    | 0x64           |             |
| BUCK3 CONFIG                   | 0x0011           | В    | 0x64           |             |
| BUCK4_CONFIG                   | 0x0012           | В    | 0x64           |             |
| BUCK5 CONFIG                   | 0x0013           | В    | 0x64           |             |
| BUCK6 CONFIG                   | 0x0014           | В    | 0x64           |             |
| BUCK7 CONFIG                   | 0x0015           | В    | 0x64           |             |
| BUCK8 CONFIG                   | 0x0010           | В    | 0x64           |             |
| BUCK9 CONFIG                   | 0x0017           | В    | 0x64           |             |
| BUCK10 CONFIG                  | 0x0019           | В    | 0x64           |             |
| BUCK1 ON VSEL                  | 0x0013           | В    | OTP            |             |
| BUCK2 ON VSEL                  | 0x001b           | В    | OTP            |             |
| BUCK3 ON VSEL                  | 0x001b           | В    | OTP            |             |
| BUCK4 ON VSEL                  | 0x001d           | В    | OTP            |             |
| BUCK5_ON_VSEL                  | 0x001d           |      | OTP            |             |
| BUCK6 ON VSEL                  | 0x0016           | В    | OTP            |             |
| BUCK7_ON_VSEL                  | 0x0020           | В    | OTP            |             |
| BUCK8 ON VSEL                  | 0x0020           | В    | OTP            |             |
| BUCK9 ON VSEL                  | 0x0021           | В    | OTP            |             |
| BUCK10 ON VSEL                 | 0x0022           | В    | OTP            |             |
| BUCK1 SLP VSEL                 | 0x0023           | В    | OTP            |             |
| BUCK1_SLP_VSEL BUCK2 SLP VSEL  | 0x0024           | В    | OTP            |             |
| BUCK2_SLP_VSEL BUCK3 SLP VSEL  | 0x0025           | В    | OTP            |             |
| BUCK3_SLP_VSEL BUCK4 SLP VSEL  | 0x0028           | В    | OTP            |             |
| BUCK4_SLP_VSEL BUCK5 SLP VSEL  | 0x0027           | В    | OTP            |             |
| BUCK5_SLP_VSEL BUCK6 SLP VSEL  | 0x0028           | В    | OTP            |             |
| BUCKO_SLP_VSEL BUCK7 SLP VSEL  | 0x0029           | В    | OTP            |             |
| BUCK7_SLP_VSEL  BUCK8 SLP VSEL | 0x002a           | В    | OTP            |             |
|                                | 1                | 1    |                |             |
| BUCK9_SLP_VSEL                 | 0x002c           | В    | OTP            |             |
| BUCK10_SLP_VSEL                | 0x002d<br>0x0042 | В    | OTP            |             |
| NLDO_IMAX                      |                  | В    | 0x00           |             |
| NLDO1_ON_VSEL                  | 0x0043           | В    | OTP            |             |

|                 |        |      | Docot          |             |
|-----------------|--------|------|----------------|-------------|
| Name            | Offset | Size | Reset<br>Value | Description |
| NLDO2 ON VSEL   | 0x0044 | В    | OTP            |             |
| NLDO3 ON VSEL   | 0x0044 | В    | OTP            |             |
| NLDO4 ON VSEL   | 0x0043 | В    | OTP            |             |
| NLDO5 ON VSEL   | 0x0040 | В    | OTP            |             |
| NLDO1 SLP VSEL  | 0x0047 | В    | OTP            |             |
|                 |        | -    |                |             |
| NLDO2_SLP_VSEL  | 0x0049 | В    | OTP            |             |
| NLDO3_SLP_VSEL  | 0x004a | В    | OTP            |             |
| NLDO4_SLP_VSEL  | 0x004b | В    | OTP            |             |
| NLDO5_SLP_VSEL  | 0x004c | В    | OTP            |             |
| PLDO_IMAX       | 0x004d | В    | 0x00           |             |
| PLDO1_ON_VSEL   | 0x004e | В    | OTP            | ÷. / / >    |
| PLDO2_ON_VSEL   | 0x004f | В    | OTP            |             |
| PLDO3_ON_VSEL   | 0x0050 | В    | OTP            |             |
| PLDO4_ON_VSEL   | 0x0051 | В    | OTP            |             |
| PLDO5_ON_VSEL   | 0x0052 | В    | OTP            |             |
| PLDO6_ON_VSEL   | 0x0053 | В    | OTP            |             |
| PLDO1_SLP_VSEL  | 0x0054 | В    | OTP            |             |
| PLDO2_SLP_VSEL  | 0x0055 | В    | OTP            |             |
| PLDO3_SLP_VSEL  | 0x0056 | В    | OTP            |             |
| PLDO4_SLP_VSEL  | 0x0057 | В    | OTP            |             |
| PLDO5_SLP_VSEL  | 0x0058 | В    | OTP            |             |
| PLDO6_SLP_VSEL  | 0x0059 | В    | OTP            |             |
| CHIP_NAME       | 0x005a | В    | 0x80           |             |
| CHIP_VER        | 0x005b | В    | 0x61           |             |
| OTP_VER         | 0x005c | В    | OTP            |             |
| SYS_STS         | 0x005d | В    | 0x00           |             |
| SYS_CFG0        | 0x005e | В    | 0x0c           |             |
| SYS_CFG1        | 0x005f | В    | 0x00           |             |
| SYS_OPTION      | 0x0061 | В    | 0x00           |             |
| PWRCTRL_CONFIG0 | 0x0062 | В    | 0x88           |             |
| PWRCTRL_CONFIG1 | 0x0063 | В    | 0x08           |             |
| VSEL_CTR_SEL0   | 0x0064 | В    | 0x00           |             |
| VSEL CTR SEL1   | 0x0065 | В    | 0x00           |             |
| VSEL CTR SEL2   | 0x0066 | В    | 0x00           |             |
| VSEL CTR SEL3   | 0x0067 | В    | 0x00           |             |
| VSEL CTR SEL4   | 0x0068 | В    | 0x00           |             |
| VSEL CTR SEL5   | 0x0069 | В    | 0x00           |             |
| DVS CTRL SEL0   | 0x006a | В    | 0x00           |             |
| DVS CTRL SEL1   | 0x006b | В    | 0x00           |             |
| DVS_CTRL_SEL2   | 0x006c | В    | 0x00           |             |
| DVS CTRL SEL3   | 0x006d | В    | 0x00           |             |
| DVS CTRL SEL3   | 0x006e | В    | 0x00           |             |
| DVS START CTRL  | 0x0070 | В    | 0x00           |             |
| PWRCTRL_GPIO    | 0x0070 | В    | 0x00           |             |
| SYS CFG3        | 0x0071 | В    | 0x00           |             |
| WDT REG         | 0x0072 | В    | 0x00           |             |
| ON SOURCE       | 0x0073 | В    | 0x00           |             |
| OFF SOURCE      | 0x0074 | В    | 0x00           |             |
| OTT_SOURCE      | 0.0073 | טן   | 0x06           |             |
| PWRON_KEY       | 0x0076 | В    | bit7: OTP      |             |
| INT_STS0        | 0x0077 | В    | 0x00           |             |
| INT_MSK0        | 0x0078 | В    | 0x00           |             |

| Name                     | Offset | Size | Reset<br>Value | Description |
|--------------------------|--------|------|----------------|-------------|
| INT STS1                 | 0x0079 | В    | 0x00           |             |
| INT MSK1                 | 0x007a | В    | 0x00           |             |
| GPIO INT CONFIG          | 0x007b | В    | 0x02           |             |
| DATA REGO                | 0x007c | В    | 0x00           |             |
| DATA REG1                | 0x007d | В    | 0x00           |             |
| DATA REG2                | 0x007e | В    | 0x00           |             |
| DATA REG3                | 0x007f | В    | 0x00           |             |
| DATA REG4                | 0x0080 | В    | 0x00           |             |
| DATA REG5                | 0x0081 | В    | 0x00           |             |
| DATA REG6                | 0x0082 | В    | 0x00           |             |
| DATA REG7                | 0x0083 | В    | 0x00           |             |
| DATA REG8                | 0x0084 | В    | 0x00           |             |
| DATA_REG9                | 0x0085 | В    | 0x00           |             |
| DATA_REG9                | 0x0086 | В    | 0x00           |             |
| DATA_REG10  DATA REG11   | 0x0087 | В    | 0x00           |             |
| DATA_REG11               | 0x0088 | В    | 0x00           |             |
| DATA_REG12<br>DATA_REG13 | 0x0088 | В    | 000            |             |
|                          |        | В    |                |             |
| DATA_REG14               | 0x008a |      | 0x00           |             |
| DATA_REG15               | 0x008b | В    | 0x00           |             |
| BUCK_SEQ_REG0            | 0x00B2 | В    | 0x00           |             |
| BUCK_SEQ_REG1            | 0x00B3 | В    | 0x00           |             |
| BUCK_SEQ_REG2            | 0x00B4 | В    | 0x00           |             |
| BUCK_SEQ_REG3            | 0x00B5 | В    | 0x00           |             |
| BUCK_SEQ_REG4            | 0x00B6 | В    | 0x00           |             |
| BUCK_SEQ_REG5            | 0x00B7 | В    | 0x00           |             |
| BUCK_SEQ_REG6            | 0x00B8 | В    | 0x00           |             |
| BUCK_SEQ_REG7            | 0x00B9 | В    | 0x00           |             |
| BUCK_SEQ_REG8            | 0x00BA | В    | 0x00           |             |
| BUCK_SEQ_REG9            | 0x00BB | В    | 0x00           |             |
| BUCK_SEQ_REG10           | 0x00BC | В    | 0x00           |             |
| BUCK_SEQ_REG11           | 0x00BD |      | 0x00           |             |
| BUCK_SEQ_REG12           | 0x00BE | В    | 0x00           |             |
| BUCK_SEQ_REG13           | 0x00BF | В    | 0x00           |             |
| BUCK_SEQ_REG14           | 0x00C0 | В    | 0x00           |             |
| BUCK_SEQ_REG15           | 0x00C1 | В    | 0x00           |             |
| BUCK_SEQ_REG16           | 0x00C2 | В    | 0x00           |             |
| BUCK_SEQ_REG17           | 0x00C3 | В    | 0x00           |             |
| BACKUP_REG7              | 0x00DC | В    | 0x00           |             |
| BACKUP_REG6              | 0x00E6 | В    | 0x00           |             |
| BACKUP_REG5              | 0x00E7 | В    | 0x00           |             |
| BACKUP_REG1              | 0x00E8 | В    | 0x00           |             |
| BACKUP_REG2              | 0x00E9 | В    | 0x00           |             |
| BACKUP_REG3              | 0x00EA | В    | 0x00           |             |
| BACKUP_REG4              | 0x00EB | В    | 0x00           |             |

# **5.2 Register Description**

## POWER\_EN0

Address: Operational Base + offset (0x00)

| Bit  | Attr | Reset Value | Description                              |
|------|------|-------------|------------------------------------------|
|      |      |             | BUCK4_EN_MASK                            |
|      |      |             | BUCK4_EN_MASK: MUST write them to "1" if |
| 7    | RW   | 0×0         | want to change corresponding BUCK4_EN    |
| /    | KVV  | UXU         | bit, The BUCK4_EN_MASK bits should be    |
|      |      |             | clear when BUCK4_EN bits have been       |
|      |      |             | written.                                 |
|      |      |             | BUCK3_EN_MASK                            |
|      |      |             | BUCK3_EN_MASK: MUST write them to "1" if |
| 6    | RW   | 0×0         | want to change corresponding BUCK3_EN    |
|      | IXVV | 0.00        | bit, The BUCK3_EN_MASK bits should be    |
|      |      |             | clear when BUCK3_EN bits have been       |
|      |      |             | written.                                 |
|      |      |             | BUCK2_EN_MASK                            |
|      |      |             | BUCK2_EN_MASK: MUST write them to "1" if |
| 5    | RW   | 0x0         | want to change corresponding BUCK2_EN    |
|      |      | OXO .       | bit, The BUCK2_EN_MASK bits should be    |
|      |      |             | clear when BUCK2_EN bits have been       |
|      |      |             | written.                                 |
|      |      |             | BUCK1_EN_MASK                            |
|      |      |             | BUCK1_EN_MASK: MUST write them to "1" if |
| 4    | RW   | 0x0         | want to change corresponding BUCK1_EN    |
| •    |      | o x o       | bit, The BUCK1_EN_MASK bits should be    |
|      |      |             | clear when BUCK1_EN bits have been       |
|      |      |             | written.                                 |
|      |      |             | BUCK4_EN                                 |
|      |      |             | BUCK4_EN: BUCK4 enable in active mode    |
| 3    | RW   | ОТР         | 1, Enable                                |
|      |      |             | 0, Disable                               |
|      |      |             | the default value is set by OTP          |
|      |      |             | BUCK3 EN                                 |
|      |      |             | BUCK3_EN: BUCK3 enable in active mode    |
|      |      |             | 1, Enable                                |
| 2    | RW   | ОТР         | 0, Disable                               |
|      |      |             | the default value is set by OTP          |
|      |      |             | ,                                        |
|      |      |             | BUCK2_EN                                 |
|      |      |             | BUCK2_EN: BUCK2 enable in active mode    |
| 1 R' | RW   | W OTP       | 1, Enable                                |
| ]=   |      |             | 0, Disable                               |
|      |      |             | the default value is set by OTP          |
|      |      |             |                                          |

| Bit | Attr     | Reset Value                           | Description                     |
|-----|----------|---------------------------------------|---------------------------------|
|     | 0 RW OTP |                                       | BUCK1_EN                        |
|     |          | BUCK1_EN: BUCK1 enable in active mode |                                 |
| 0   |          | OTD                                   | 1, Enable                       |
| U   |          | 0, Disable                            |                                 |
|     |          |                                       | the default value is set by OTP |
|     |          |                                       |                                 |

### POWER\_EN1

Address: Operational Base + offset (0x01)

| Bit |      | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
|     |      |             | BUCK8_EN_MASK                            |
|     |      |             | BUCK8_EN_MASK: MUST write them to "1" if |
| 7   | RW   | 0×0         | want to change corresponding BUCK8_EN    |
| '   | KVV  | UXU         | bit, The BUCK8_EN_MASK bits should be    |
|     |      |             | clear when BUCK8_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | BUCK7_EN_MASK                            |
|     |      |             | BUCK7_EN_MASK: MUST write them to "1" if |
| 6   | RW   | 0×0         | want to change corresponding BUCK7_EN    |
|     | IXVV | 0.00        | bit, The BUCK7_EN_MASK bits should be    |
|     |      |             | clear when BUCK7_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | BUCK6_EN_MASK                            |
|     |      |             | BUCK6_EN_MASK: MUST write them to "1" if |
| 5   | RW   | 0×0         | want to change corresponding BUCK6_EN    |
|     |      | OXO         | bit, The BUCK6_EN_MASK bits should be    |
|     |      | * ( )       | clear when BUCK6_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | BUCK5_EN_MASK                            |
|     |      |             | BUCK5_EN_MASK: MUST write them to "1" if |
| 4   | RW   | 0x0         | want to change corresponding BUCK5_EN    |
|     |      |             | bit, The BUCK5_EN_MASK bits should be    |
|     |      |             | clear when BUCK5_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | BUCK8_EN                                 |
|     |      |             | BUCK8_EN: BUCK8 enable in active mode    |
| 3   | RW   | ОТР         | 1, Enable                                |
|     |      |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             | BUCK7_EN                                 |
|     |      |             | BUCK7_EN: BUCK7 enable in active mode    |
| 2   | RW   | ОТР         | 1, Enable                                |
| _   | INV  |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             |                                          |

| Bit | Attr | Reset Value | Description                                                                                         |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------|
| 1   | RW   | ОТР         | BUCK6_EN BUCK6_EN: BUCK6 enable in active mode 1, Enable 0, Disable the default value is set by OTP |
| 0   | RW   | ОТР         | BUCK5_EN BUCK5_EN: BUCK5 enable in active mode 1, Enable 0, Disable the default value is set by OTP |

## POWER\_EN2

Address: Operational Base + offset (0x02)

| Bit | Attr   | Reset Value | Description                               |
|-----|--------|-------------|-------------------------------------------|
| 7.6 | RW     | OVO         | RESV                                      |
| 7:6 | KVV    | 0x0         | RESV:Reserve                              |
|     |        |             | BUCK10_EN_MASK                            |
|     |        |             | BUCK10_EN_MASK: MUST write them to "1"    |
| 5   | RW     | 0×0         | if want to change corresponding BUCK10_EN |
| 5   | KVV    | UXU         | bit, The BUCK10_EN_MASK bits should be    |
|     |        |             | clear when BUCK10_EN bits have been       |
|     |        |             | written.                                  |
|     |        |             | BUCK9_EN_MASK                             |
|     |        |             | BUCK9_EN_MASK: MUST write them to "1" if  |
| 4   | 4 RW 0 | 0x0         | want to change corresponding BUCK9_EN     |
| 4   |        |             | bit, The BUCK9_EN_MASK bits should be     |
|     |        |             | clear when BUCK9_EN bits have been        |
|     |        |             | written.                                  |
| 3:2 | RW     | 0×0         | RESV                                      |
| 3.2 | ICVV   | UXU         | RESV:Reserve                              |
|     |        |             | BUCK10_EN                                 |
|     |        |             | BUCK10_EN: BUCK10 enable in active mode   |
| 1   | RW     | ОТР         | 1, Enable                                 |
|     |        |             | 0, Disable                                |
|     |        |             | the default value is set by OTP           |
|     |        |             | BUCK9_EN                                  |
|     |        |             | BUCK9_EN: BUCK9 enable in active mode     |
| 0   | RW     | ОТР         | 1, Enable                                 |
|     |        |             | 0, Disable                                |
|     |        |             | the default value is set by OTP           |

## POWER\_EN3

Address: Operational Base + offset (0x03)

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
|     |      |             | NLDO4_EN_MASK                            |
|     |      |             | NLDO4_EN_MASK: MUST write them to "1" if |
|     | DVV  | 00          | want to change corresponding NLDO4_EN    |
| 7   | RW   | 0x0         | bit, The NLDO4_EN_MASK bits should be    |
|     |      |             | clear when NLDO4_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | NLDO3_EN_MASK                            |
|     |      |             | NLDO3_EN_MASK: MUST write them to "1" if |
|     | DW   | 0.40        | want to change corresponding NLDO3_EN    |
| 6   | RW   | 0x0         | bit, The NLDO3_EN_MASK bits should be    |
|     |      |             | clear when NLDO3_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | NLDO2_EN_MASK                            |
|     |      |             | NLDO2_EN_MASK: MUST write them to "1" if |
| _   | DW   | 00          | want to change corresponding NLDO2_EN    |
| 5   | RW   | 0x0         | bit, The NLDO2_EN_MASK bits should be    |
|     |      |             | clear when NLDO2_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | NLDO1_EN_MASK                            |
|     |      |             | NLDO1_EN_MASK: MUST write them to "1" if |
| 4   | RW   | 0.40        | want to change corresponding NLDO1_EN    |
| 4   | KVV  | 0x0         | bit, The NLDO1_EN_MASK bits should be    |
|     |      |             | clear when NLDO1_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | NLDO4_EN                                 |
|     |      |             | NLDO4_EN: NLDO4 enable in active mode    |
| 3   | RW   | OTP         | 1, Enable                                |
|     |      |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             | NLDO3_EN                                 |
|     |      |             | NLDO3_EN: NLDO3 enable in active mode    |
| 2   | RW   | ОТР         | 1, Enable                                |
|     |      |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             | NLDO2_EN                                 |
|     |      |             | NLDO2_EN: NLDO2 enable in active mode    |
| 1   | RW   | ОТР         | 1, Enable                                |
|     |      |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             | NLDO1_EN                                 |
|     | D.44 | 0.77        | NLDO1_EN: NLDO1 enable in active mode    |
| 0   | RW   | ОТР         | 1, Enable                                |
|     |      |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |

## POWER\_EN4

Address: Operational Base + offset (0x04)

| Bit | Attr   | Reset Value | Description                                     |
|-----|--------|-------------|-------------------------------------------------|
|     |        |             | PLDO3 EN MASK                                   |
|     |        |             | PLDO3_EN_MASK: MUST write them to "1" if        |
|     |        |             | want to change corresponding PLDO3_EN           |
| 7   | RW     | 0x0         | bit, The PLDO3_EN_MASK bits should be           |
|     |        |             | clear when PLDO3_EN bits have been              |
|     |        |             | written.                                        |
|     |        |             | PLDO2 EN MASK                                   |
|     |        |             | PLDO2_EN_MASK: MUST write them to "1" if        |
|     | DW     | 00          | want to change corresponding PLDO2_EN           |
| 6   | RW     | 0x0         | bit, The PLDO2_EN_MASK bits should be           |
|     |        |             | clear when PLDO2_EN bits have been              |
|     |        |             | written.                                        |
|     |        |             | PLDO1_EN_MASK                                   |
|     |        |             | PLDO1_EN_MASK: MUST write them to "1" if        |
| 5   | RW     | 0×0         | want to change corresponding PLDO1_EN           |
| 3   | KVV    | 0.00        | bit, The PLDO1_EN_MASK bits should be           |
|     |        |             | clear when PLDO1_EN bits have been              |
|     |        |             | written.                                        |
|     |        |             | PLDO6_EN_MASK                                   |
|     |        |             | PLDO6_EN_MASK: MUST write them to "1" if        |
| 4   | RW     | 0x0         | want to change corresponding PLDO6_EN           |
|     |        |             | bit, The PLDO6_EN_MASK bits should be           |
|     |        |             | clear when PLDO6_EN bits have been              |
|     |        |             | written.                                        |
|     |        |             | PLDO3_EN                                        |
|     | DW     | OTD         | PLDO3_EN: PLDO3 enable in active mode           |
| 3   | RW     | ОТР         | 1, Enable                                       |
|     |        |             | 0, Disable                                      |
|     |        |             | the default value is set by OTP                 |
|     |        |             | PLDO2_EN                                        |
| 2   | RW     | ОТР         | PLDO2_EN: PLDO2 enable in active mode 1, Enable |
| 2   | IX V V | OTF         | 0, Disable                                      |
|     |        |             | the default value is set by OTP                 |
|     | +      |             | PLDO1_EN                                        |
|     |        |             | PLDO1_EN: PLDO1 enable in active mode           |
| 1   | RW     | ОТР         | 1, Enable                                       |
| [   |        |             | 0, Disable                                      |
|     |        |             | the default value is set by OTP                 |
|     |        |             | PLDO6 EN                                        |
|     |        |             | PLDO6_EN: PLDO6 enable in active mode           |
| 0   | RW     | ОТР         | 1, Enable                                       |
|     |        |             | 0, Disable                                      |
|     |        |             | the default value is set by OTP                 |

## POWER\_EN5

Address: Operational Base + offset (0x05)

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
| 7   | DVA  | 00          | RESV                                     |
| 7   | RW   | 0x0         | RESV:Reserve                             |
|     |      |             | NLDO5_EN_MASK                            |
|     |      |             | NLDO5_EN_MASK: MUST write them to "1" if |
| 6   | DW   | 0.40        | want to change corresponding NLDO5_EN    |
| 6   | RW   | 0x0         | bit, The NLDO5_EN_MASK bits should be    |
|     |      |             | clear when NLDO5_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | PLDO5_EN_MASK                            |
|     |      |             | PLDO5_EN_MASK: MUST write them to "1" if |
| 5   | RW   | 0x0         | want to change corresponding PLDO5_EN    |
|     | IXVV | 0.00        | bit, The PLDO5_EN_MASK bits should be    |
|     |      |             | clear when PLDO5_EN bits have been       |
|     |      |             | written.                                 |
|     |      |             | PLDO4_EN_MASK                            |
|     |      |             | PLDO4_EN_MASK: MUST write them to "1" if |
| 4   | RW   | 0×0         | want to change corresponding PLDO4_EN    |
|     | T    | o no        | bit, The PLDO4_EN_MASK bits should be    |
|     |      |             | clear when PLDO4_EN bits have been       |
|     |      |             | written.                                 |
| 3   | RW   | 0x0         | RESV                                     |
|     |      |             | RESV:Reserve                             |
|     |      |             | NLDO5_EN                                 |
|     | D)4/ | OTD A       | NLDO5_EN: NLDO5 enable in active mode    |
| 2   | RW   | ОТР         | 1, Enable                                |
|     |      | 1011        | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             | PLDO5_EN                                 |
|     | RW   | OTD         | PLDO5_EN: PLDO5 enable in active mode    |
| 1   | RVV  | ОТР         | 1, Enable                                |
|     |      |             | 0, Disable                               |
|     |      |             | the default value is set by OTP PLDO4 EN |
|     |      |             | PLDO4_EN PLDO4 enable in active mode     |
| 0   | RW   | ОТР         | 1, Enable                                |
|     | 1244 |             | 0, Disable                               |
|     |      |             | the default value is set by OTP          |
|     |      |             | une deladit value is set by OTF          |

## POWER\_SLP\_EN0

Address: Operational Base + offset (0x06)

| Bit | Attr   | Reset Value | Description                         |
|-----|--------|-------------|-------------------------------------|
|     |        |             | BUCK8_SLP_EN                        |
|     |        |             | BUCK8_SLP_EN: BUCK8 enable in SLEEP |
| 7   | DW     | ОТР         | mode                                |
| 7   | RW     | OIP         | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | BUCK7_SLP_EN                        |
|     |        |             | BUCK7_SLP_EN: BUCK7 enable in SLEEP |
| 6   | RW     | ОТР         | mode                                |
| 0   | KVV    | OTP         | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | BUCK6_SLP_EN                        |
|     |        |             | BUCK6_SLP_EN: BUCK6 enable in SLEEP |
| 5   | RW     | ОТР         | mode                                |
|     | KVV    | OTF         | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        | V OTP       | BUCK5_SLP_EN                        |
|     |        |             | BUCK5_SLP_EN: BUCK5 enable in SLEEP |
| 4   | RW     |             | mode                                |
|     |        | 011         | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | BUCK4_SLP_EN                        |
|     |        |             | BUCK4_SLP_EN: BUCK4 enable in SLEEP |
| 3   | RW     | ОТР         | mode                                |
|     |        | 011         | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | BUCK3_SLP_EN                        |
|     |        |             | BUCK3_SLP_EN: BUCK3 enable in SLEEP |
| 2   | RW     | ОТР         | mode                                |
|     |        |             | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     | RW OTP |             | BUCK2_SLP_EN                        |
|     |        |             | BUCK2_SLP_EN: BUCK2 enable in SLEEP |
| 1   |        | ОТР         | mode                                |
|     |        |             | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
|     | RW   | ОТР         | BUCK1_SLP_EN                        |
|     |      |             | BUCK1_SLP_EN: BUCK1 enable in SLEEP |
| 0   |      |             | mode                                |
| U   |      |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |

### POWER\_SLP\_EN1

Address: Operational Base + offset (0x07)

| Bit | Attr | Reset Value | Description                           |
|-----|------|-------------|---------------------------------------|
|     |      |             | BUCK10_SLP_EN                         |
|     |      |             | BUCK10_SLP_EN: BUCK10 enable in SLEEP |
| 7   | RW   | ОТР         | mode                                  |
|     | KVV  | OTP         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by otp       |
|     |      |             | BUCK9_SLP_EN                          |
|     |      |             | BUCK9_SLP_EN: BUCK9 enable in SLEEP   |
| 6   | RW   | ОТР         | mode                                  |
|     | IXVV |             | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by otp       |
| 5   | RW   | ОТР         | RESV                                  |
|     | IXVV | 011         | RESV:Reserve                          |
|     |      |             | NLDO5_SLP_EN                          |
|     |      |             | NLDO5_SLP_EN: NLDO5 enable in SLEEP   |
| 4   | RW   | ОТР         | mode                                  |
| '   |      |             | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by otp       |
|     | RW   |             | NLDO4_SLP_EN                          |
|     |      | ОТР         | NLDO4_SLP_EN: NLDO4 enable in SLEEP   |
| 3   |      |             | mode                                  |
|     |      |             | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by otp       |
|     |      |             | NLDO3_SLP_EN                          |
| 2   | RW   |             | NLDO3_SLP_EN: NLDO3 enable in SLEEP   |
|     |      | ОТР         | mode                                  |
| _   |      |             | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by otp       |

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
|     |      |             | NLDO2_SLP_EN                        |
|     |      |             | NLDO2_SLP_EN: NLDO2 enable in SLEEP |
| 1   | RW   | ОТР         | mode                                |
| 1   | KVV  | OTP         | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     | RW   | ОТР         | NLDO1_SLP_EN                        |
|     |      |             | NLDO1_SLP_EN: NLDO1 enable in SLEEP |
| 0   |      |             | mode                                |
| U   |      |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |

## POWER\_SLP\_EN2

Address: Operational Base + offset (0x08)

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
| 7.6 | RW   | 0.40        | RESV                                |
| 7:6 | KVV  | 0x0         | RESV:Reserve                        |
|     |      |             | PLDO5_SLP_EN                        |
|     |      |             | PLDO5_SLP_EN: PLDO5 enable in SLEEP |
| _   | RW   | OTD         | mode                                |
| 5   | KVV  | OTP         | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | PLDO4_SLP_EN                        |
|     |      |             | PLDO4_SLP_EN: PLDO4 enable in SLEEP |
| 4   | RW   | OTD         | mode                                |
| 4   | KW   | ОТР         | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | PLDO3_SLP_EN                        |
|     |      |             | PLDO3_SLP_EN: PLDO3 enable in SLEEP |
| 3   | RW   | ОТР         | mode                                |
| 3   | KVV  |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | PLDO2_SLP_EN                        |
|     |      | ОТР         | PLDO2_SLP_EN: PLDO2 enable in SLEEP |
| 2   | RW   |             | mode                                |
|     | KVV  |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
|     |      |             | PLDO1_SLP_EN                        |
|     |      |             | PLDO1_SLP_EN: PLDO1 enable in SLEEP |
| 1   | RW   | ОТР         | mode                                |
| 1   | KVV  | OTP         | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      | RW OTP      | PLDO6_SLP_EN                        |
|     | RW   |             | PLDO6_SLP_EN: PLDO6 enable in SLEEP |
| 0   |      |             | mode                                |
| 0   |      |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |

**POWER\_DISCHRG\_EN0**Address: Operational Base + offset (0x09)

| A    | D + \/ -       | Description                                                                                                           |
|------|----------------|-----------------------------------------------------------------------------------------------------------------------|
| Attr | Reset Value    | Description                                                                                                           |
|      |                | BUCK8_DISCHG_EN                                                                                                       |
| RW   | 0×1            | BUCK8_DISCHG_EN: BUCK8 discharge                                                                                      |
|      |                | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      |                | BUCK7_DISCHG_EN                                                                                                       |
| RW   | 0x1            | BUCK7_DISCHG_EN: BUCK7 discharge                                                                                      |
|      | OXI            | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      |                | BUCK6_DISCHG_EN                                                                                                       |
| DW   | 0v1            | BUCK6_DISCHG_EN: BUCK6 discharge                                                                                      |
| INVV | OXI            | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      | 0x1            | BUCK5_DISCHG_EN                                                                                                       |
| DW   |                | BUCK5_DISCHG_EN: BUCK5 discharge                                                                                      |
| KVV  |                | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      |                | BUCK4_DISCHG_EN                                                                                                       |
| DW   | 0×1            | BUCK4_DISCHG_EN: BUCK4 discharge                                                                                      |
| KVV  |                | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      |                | BUCK3_DISCHG_EN                                                                                                       |
| DW   |                | BUCK3_DISCHG_EN: BUCK3 discharge                                                                                      |
| KVV  | UXI            | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      |                | BUCK2_DISCHG_EN                                                                                                       |
| DVV  | 0x1            | BUCK2_DISCHG_EN: BUCK2 discharge                                                                                      |
| KW   |                | enable when the channel is off                                                                                        |
|      |                | 0: Disable 1:enable                                                                                                   |
|      | RW RW RW RW RW | RW       0x1         RW       0x1         RW       0x1         RW       0x1         RW       0x1         RW       0x1 |

| Bit | Attr | Reset Value | Description                      |
|-----|------|-------------|----------------------------------|
| 0   | RW   | 0×1         | BUCK1_DISCHG_EN                  |
|     |      |             | BUCK1_DISCHG_EN: BUCK1 discharge |
|     |      |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |

## POWER\_DISCHRG\_EN1

Address: Operational Base + offset (0x0a)

| Bit | Attr   | Reset Value | Description                        |
|-----|--------|-------------|------------------------------------|
|     |        |             | BUCK10_DISCHG_EN                   |
| 7   | RW     | 0×1         | BUCK10_DISCHG_EN: BUCK10 discharge |
| /   | KVV    | UXI         | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
|     |        |             | BUCK9_DISCHG_EN                    |
| 6   | RW     | 0×1         | BUCK9_DISCHG_EN: BUCK9 discharge   |
|     | IXVV   | OXI         | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
| 5   | RW     | 0x0         | RESV                               |
| J   | INVV   | UXU         | RESV:Reserve                       |
|     |        |             | NLDO5_DISCHG_EN                    |
| 4   | RW     | 0×1         | NLDO5_DISCHG_EN: NLDO5 discharge   |
| 4   | KVV    | UXI         | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
|     |        |             | NLDO4_DISCHG_EN                    |
| 3   | RW     | 0x1         | NLDO4_DISCHG_EN: NLDO4 discharge   |
| ]   | IX V V | UXI         | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
|     | RW     | 0x1         | NLDO3_DISCHG_EN                    |
| 2   |        |             | NLDO3_DISCHG_EN: NLDO3 discharge   |
| _   |        |             | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
| 4   |        |             | NLDO2_DISCHG_EN                    |
| 1   | RW     | 0x1         | NLDO2_DISCHG_EN: NLDO2 discharge   |
| 1   | IXVV   |             | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
|     |        |             | NLDO1_DISCHG_EN                    |
| 0   | RW     | 0x1         | NLDO1_DISCHG_EN: NLDO1 discharge   |
|     |        |             | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |

## POWER\_DISCHRG\_EN2

Address: Operational Base + offset (0x0b)

| Bit | Attr | Reset Value | Description  |
|-----|------|-------------|--------------|
| 7:6 | RW   | 10x0        | RESV         |
|     |      |             | RESV:Reserve |

| Bit | Attr | Reset Value | Description                      |
|-----|------|-------------|----------------------------------|
|     |      |             | PLDO6_DISCHG_EN                  |
| 5   | RW   | 0x1         | PLDO6_DISCHG_EN: PLDO6 discharge |
| 3   | KVV  | OXI         | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     |      |             | PLDO5_DISCHG_EN                  |
| 4   | RW   | 0x1         | PLDO5_DISCHG_EN: PLDO5 discharge |
| 4   | KVV  | OXI         | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     |      |             | PLDO4_DISCHG_EN                  |
| 3   | RW   | 0x1         | PLDO4_DISCHG_EN: PLDO4 discharge |
| 3   | KVV  | OXI         | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     |      |             | PLDO3_DISCHG_EN                  |
| 2   | RW   | 0x1         | PLDO3_DISCHG_EN: PLDO3 discharge |
| 2   | KVV  | OXI         | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     |      |             | PLDO2_DISCHG_EN                  |
| 1   | RW   | 0×1         | PLDO2_DISCHG_EN: PLDO2 discharge |
| 1   | KVV  |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     |      |             | PLDO1_DISCHG_EN                  |
| 0   | DW   | 0×1         | PLDO1_DISCHG_EN: PLDO1 discharge |
| 0   | RW   |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |

## BUCK\_FB\_CONFIG

Address: Operational Base + offset (0x0c)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | BUCK10_LP_EN                            |
| 7   | RW   | 0x0         | BUCK10_LP_EN: Low power function enable |
| /   | KVV  | UXU         | bit of BUCK10                           |
|     |      |             | 0: disable 1:enable                     |
|     |      |             | BUCK9_LP_EN                             |
| 6   | RW   | 0x0         | BUCK9_LP_EN: Low power function enable  |
| 0   | KVV  | UXU         | bit of BUCK9                            |
|     |      |             | 0: disable 1:enable                     |
| 5   | DW   | 0x0         | RESV                                    |
| 5   | RW   |             | RESV:Reserve                            |
|     |      | 0x0         | PLDO_SLP_LP_EN                          |
| 4   | RW   |             | PLDO_SLP_LP_EN: Low power function      |
| 4   | KVV  |             | enable bit of PLDO                      |
|     |      |             | 0: disable 1:enable                     |
|     |      | 0x0         | NLDO_SLP_LP_EN                          |
| 3   | RW   |             | NLDO_SLP_LP_EN: Low power function      |
| ٦   | KVV  |             | enable bit of NLDO                      |
|     |      |             | 0: disable 1:enable                     |

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | BK_LDO3V_LPEN                           |
| 2   | RW   | 0×0         | BUCK3_LP_EN: Low power function enable  |
| 2   | KVV  | OXO         | bit of 3VLDO                            |
|     |      |             | 0: disable 1:enable                     |
|     |      | 0x0         | BK_LDO3V_BPEN                           |
| 1   | RW   |             | BK_LDO3V_BPEN: 3V LDO disable and short |
| 1   | KVV  |             | to VDD enable bit                       |
|     |      |             | 0: disable 1:enable                     |
| 0   | RW   | 0X1         | BK_LDO3V_EN                             |
|     |      |             | BK_LDO3V_EN: enable bit of BK_LDO3V     |
|     |      |             | 0: disable 1:enable                     |

## SLP\_LP\_CONFIG

Address: Operational Base + offset (0x0d)

| Bit | Attr | Reset Value    | Description                            |
|-----|------|----------------|----------------------------------------|
|     | 7100 | 110000 1 0.100 | BUCK8 LP EN                            |
|     |      |                | BUCK8_LP_EN: Low power function enable |
| 7   | RW   | 0x0            | bit of BUCK8                           |
|     |      |                | 0: disable 1:enable                    |
|     |      |                | BUCK7_LP_EN                            |
|     |      |                | BUCK7_LP_EN: Low power function enable |
| 6   | RW   | 0x0            | bit of BUCK7                           |
|     |      |                | 0: disable 1:enable                    |
|     |      |                | BUCK6 LP EN                            |
|     |      |                | BUCK6_LP_EN: Low power function enable |
| 5   | RW   | 0x0            | bit of BUCK6                           |
|     |      |                | 0: disable 1:enable                    |
|     |      | 0x0            | BUCK5_LP_EN                            |
|     | DVA  |                | BUCK5_LP_EN: Low power function enable |
| 4   | RW   |                | bit of BUCK5                           |
|     |      |                | 0: disable 1:enable                    |
|     |      |                | BUCK4_LP_EN                            |
| 3   | RW   | 0×0            | BUCK4_LP_EN: Low power function enable |
| 3   | KVV  |                | bit of BUCK4                           |
|     |      |                | 0: disable 1:enable                    |
|     |      |                | BUCK3_LP_EN                            |
| 2   | RW   | 0×0            | BUCK3_LP_EN: Low power function enable |
| _   | IXVV | 0.00           | bit of BUCK3                           |
|     |      |                | 0: disable 1:enable                    |
|     |      |                | BUCK2_LP_EN                            |
| 1   | RW   | 0x0            | BUCK2_LP_EN: Low power function enable |
| _   |      |                | bit of BUCK2                           |
|     |      |                | 0: disable 1:enable                    |

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 0   | RW   | 0X1         | BUCK1_LP_EN                            |
|     |      |             | BUCK1_LP_EN: Low power function enable |
|     |      |             | bit of BUCK1                           |
|     |      |             | 0: disable 1:enable                    |

## POWER\_FPWM\_EN0

Address: Operational Base + offset (0x0e)

| Bit | Attr | Reset Value    | Description                        |
|-----|------|----------------|------------------------------------|
|     |      |                | BUCK8_ON_FPWM                      |
|     |      |                | BUCK8_ON_FPWM: BUCK8 Forced PWM    |
| 7   | RW   | 0x0            | mode selection                     |
|     |      |                | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |
|     |      |                | BUCK7_ON_FPWM                      |
|     |      |                | BUCK7_ON_FPWM: BUCK7 Forced PWM    |
| 6   | RW   | 0x0            | mode selection                     |
|     |      |                | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |
|     |      |                | BUCK6_ON_FPWM                      |
|     |      |                | BUCK6_ON_FPWM: BUCK6 Forced PWM    |
| 5   | RW   | 0x0            | mode selection                     |
|     |      |                | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |
|     |      |                | BUCK5_ON_FPWM                      |
|     |      |                | BUCK5_ON_FPWM: BUCK5 Forced PWM    |
| 4   | RW   | 0x0            | mode selection                     |
|     |      | <b>*</b> . ( ) | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |
|     |      |                | BUCK4_ON_FPWM                      |
|     |      |                | BUCK4_ON_FPWM: BUCK4 Forced PWM    |
| 3   | RW   | 0x0            | mode selection                     |
|     |      |                | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |
|     |      |                | BUCK3_ON_FPWM                      |
|     |      |                | BUCK3_ON_FPWM: BUCK3 Forced PWM    |
| 2   | RW   | 0x0            | mode selection                     |
|     |      |                | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |
|     |      |                | BUCK2_ON_FPWM                      |
|     |      |                | BUCK2_ON_FPWM: BUCK2 Forced PWM    |
| 1   | RW   | 0x0            | mode selection                     |
|     |      |                | 1, Forced PWM mode in active mode; |
|     |      |                | 0, PWM/PFM auto change mode        |

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
|     |      |             | BUCK1_ON_FPWM                      |
|     |      |             | BUCK1_ON_FPWM: BUCK1 Forced PWM    |
| 0   | RW   | 0X1         | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |

## POWER\_FPWM\_EN1

Address: Operational Base + offset (0x0f)

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
|     |      |             | BUCK8_ON_FPWM                      |
|     |      |             | BUCK8_ON_FPWM: BUCK8 Forced PWM    |
| 7   | RW   | 0x0         | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |
| 6.2 | DW   | 0.40        | RESV                               |
| 6:2 | RW   | 0x0         | RESV:Reserve                       |
|     |      | 0×0         | BUCK10_ON_FPWM                     |
|     |      |             | BUCK10_ON_FPWM: BUCK10 Forced PWM  |
| 1   | RW   |             | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |
|     |      | W 0X1       | BUCK9_ON_FPWM                      |
|     |      |             | BUCK9_ON_FPWM: BUCK9 Forced PWM    |
| 0   | RW   |             | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |

## BUCK1\_CONFIG

Address: Operational Base + offset (0x10)

| Bit | Attr | <b>Reset Value</b> | Description                                  |
|-----|------|--------------------|----------------------------------------------|
|     |      |                    | BUCK1_RATE                                   |
| •   |      |                    | BUCK1_RATE: Voltage change rate after        |
|     |      |                    | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1                | Register                                     |
|     |      |                    | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |                    | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |                    | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |                    | BUCK1_ILPK                                   |
|     |      |                    | BUCK1_ILPK: BUCK1 peak current limit         |
|     |      |                    | select, MUST linkage adjustment with the     |
| 5:3 | RW   | 0x4                | BUCK1_ ILPK (write the same code)            |
| 3.3 | KVV  | 0.4                | 000:4.368A 010:4.916A 010:5.53A              |
|     |      |                    | 011:6.222A                                   |
|     |      |                    | 100:7A 101:7.875A 110:8.869A                 |
|     |      |                    | 111:9.967A                                   |

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     | RW   | 0x4         | BUCK1_ILVL                                 |
|     |      |             | BUCK1_ILVL: BUCK1 valley current limit     |
|     |      |             | select, linkage adjustment with the BUCK1_ |
| 2:0 |      |             | ILVL (write the same code)                 |
|     |      |             | 000:4.368A 010:4.916A 010:5.53A            |
|     |      |             | 011:6.222A                                 |
|     |      |             | 100:7A 101:7.875A 110:8.869A               |
|     |      |             | 111:9.967A                                 |

#### BUCK2\_CONFIG

Address: Operational Base + offset (0x11)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                               |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |      |             | BUCK2_RATE BUCK2_RATE: Voltage change rate after DVS(2M clack), 3BIT, BIT<2> at the EB                                                                                                                    |
| 7:6 | RW   | 0x1         | Register 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk; 110:1lsb/13clk;111:1lsb/32clk;                                                                          |
| 5:3 | RW   | 0x4         | BUCK2_ILPK BUCK2_ILPK: BUCK1 peak current limit select, MUST linkage adjustment with the BUCK2_ILPK (write the same code) 000:3.12A 010:3.51A 010:3.95A 011:4.44A 100:5A 101:5.625A 110:6.328A 111:7.199A |
| 2:0 | RW   | 0x4         | BUCK2_ILVL BUCK2_ILVL: BUCK2 valley current limit select, linkage adjustment with the BUCK2_ILVL (write the same code) 000:3.12A 010:3.51A 010:3.95A 011:4.44A 100:5A 101:5.625A 110:6.328A 111:7.199A    |

## BUCK3\_CONFIG

Address: Operational Base + offset (0x12)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK3_RATE                                   |
|     |      |             | BUCK3_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
|     |      |             | BUCK3_ILPK                               |
|     |      |             | BUCK3_ILPK: BUCK3 peak current limit     |
|     |      |             | select, MUST linkage adjustment with the |
| 5:3 | RW   | 0x4         | BUCK3_ILPK (write the same code)         |
| 5.5 | KVV  | 0.84        | 000:3.12A 010:3.51A 010:3.95A            |
|     |      |             | 011:4.44A                                |
|     |      |             | 100:5A 101:5.625A 110:6.328A             |
|     |      |             | 111:7.199A                               |
|     | RW   | 0x4         | BUCK3_ILVL                               |
|     |      |             | BUCK3_ILVL: BUCK3 valley current limit   |
|     |      |             | select, linkage adjustment with the      |
| 2.0 |      |             | BUCK3_ILVL (write the same code)         |
| 2:0 |      |             | 000:3.12A 010:3.51A 010:3.95A            |
|     |      |             | 011:4.44A                                |
|     |      |             | 100:5A 101:5.625A 110:6.328A             |
|     |      |             | 111:7.199A                               |

## BUCK4\_CONFIG

Address: Operational Base + offset (0x13)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK4_RATE                                   |
|     |      |             | BUCK4_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      | * (         | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |             | BUCK4_ILPK                                   |
|     |      |             | BUCK4_ILPK: BUCK4 peak current limit         |
|     |      | 0x4         | select, MUST linkage adjustment with the     |
| 5:3 | RW   |             | BUCK4_ILPK (write the same code)             |
| 3.5 |      |             | 000:3.12A 010:3.51A 010:3.95A                |
|     |      |             | 011:4.44A                                    |
|     |      |             | 100:5A 101:5.625A 110:6.328A                 |
|     |      |             | 111:7.199A                                   |
|     |      | W 0×4       | BUCK4_ILVL                                   |
|     |      |             | BUCK4_ILVL: BUCK4 valley current limit       |
|     |      |             | select, linkage adjustment with the          |
| 2:0 | RW   |             | BUCK1_ILVL (write the same code)             |
| 2.0 |      |             | 000:3.12A 010:3.51A 010:3.95A                |
|     |      |             | 011:4.44A                                    |
|     |      |             | 100:5A 101:5.625A 110:6.328A                 |
|     |      |             | 111:7.199A                                   |

**BUCK5\_CONFIG**Address: Operational Base + offset (0x14)

Rev 1.0

| Bit | Attr  | Reset Value | Description                                  |
|-----|-------|-------------|----------------------------------------------|
|     |       |             | BUCK5_RATE                                   |
|     |       |             | BUCK5_RATE: Voltage change rate after        |
|     |       |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW    | 0x1         | Register                                     |
|     |       |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |       |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |       |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |       |             | BUCK5_ILPK                                   |
|     |       |             | BUCK5_ILPK: BUCK5 peak current limit         |
|     |       | 0x4         | select, MUST linkage adjustment with the     |
| 5:3 | RW    |             | BUCK1_ILPK (write the same code)             |
| 3.3 | I N V |             | 000:1.87 010:2.107A 010:2.37A                |
|     |       |             | 011:2.667A                                   |
|     |       |             | 100:3A 101:3.375A 110:3.79A                  |
|     |       |             | 111:4.271A                                   |
|     |       | N 0x4       | BUCK5_ILVL                                   |
|     |       |             | BUCK5_ILVL: BUCK5 valley current limit       |
|     |       |             | select, linkage adjustment with the          |
| 2:0 | RW    |             | BUCK5_ILVL (write the same code)             |
| 2:0 | KVV   |             | 000:1.87 010:2.107A 010:2.37A                |
|     |       |             | 011:2.667A                                   |
|     |       |             | 100:3A 101:3.375A 110:3.79A                  |
|     |       |             | 111:4.271A                                   |

BUCK6\_CONFIG
Address: Operational Base + offset (0x15)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK6_RATE                                   |
|     |      |             | BUCK6_RATE: Voltage change rate after        |
| 7:6 |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
|     | RW   | 0x1         | Register                                     |
| 4   |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     | -    |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      | 0x4         | BUCK6_ILPK                                   |
|     | RW   |             | BUCK6_ILPK: BUCK6 peak current limit         |
|     |      |             | select, MUST linkage adjustment with the     |
| 5:3 |      |             | BUCK6_ILPK (write the same code)             |
| 5.5 |      |             | 000:1.87 010:2.107A 010:2.37A                |
|     |      |             | 011:2.667A                                   |
|     |      |             | 100:3A 101:3.375A 110:3.79A                  |
|     |      |             | 111:4.271A                                   |

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 2:0 | RW   | 0x4         | BUCK6_ILVL                             |
|     |      |             | BUCK6_ILVL: BUCK6 valley current limit |
|     |      |             | select, linkage adjustment with the    |
|     |      |             | BUCK6_ILVL (write the same code)       |
|     |      |             | 000:1.87 010:2.107A 010:2.37A          |
|     |      |             | 011:2.667A                             |
|     |      |             | 100:3A 101:3.375A 110:3.79A            |
|     |      |             | 111:4.271A                             |

## BUCK7\_CONFIG

Address: Operational Base + offset (0x16)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                             |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×1         | BUCK7_RATE BUCK7_RATE: Voltage change rate after DVS(2M clack), 3BIT, BIT<2> at the EB Register 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk; 110:1lsb/13clk;111:1lsb/32clk; |
| 5:3 | RW   | 0x4         | BUCK7_ILPK: BUCK7 peak current limit select, MUST linkage adjustment with the BUCK1_ILPK (write the same code) 000:1.87 010:2.107A 010:2.37A 011:2.667A 100:3A 101:3.375A 110:3.79A 111:4.271A                          |
| 2:0 | RW   | 0x4         | BUCK7_ILVL BUCK7_ILVL: BUCK7 valley current limit select, linkage adjustment with the BUCK7_ILVL (write the same code) 000:1.87 010:2.107A 010:2.37A 011:2.667A 100:3A 101:3.375A 110:3.79A 111:4.271A                  |

## **BUCK8\_CONFIG**

Address: Operational Base + offset (0x17)

| Bit | Attr | Reset Value | Description                                      |
|-----|------|-------------|--------------------------------------------------|
|     |      |             | BUCK8_RATE BUCK8_RATE: Voltage change rate after |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB            |
| 7:6 | RW   | 0x1         | Register                                         |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk;     |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;      |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;                   |

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
|     |      |             | BUCK8_ILPK                               |
|     |      |             | BUCK8_ILPK: BUCK8 peak current limit     |
|     |      |             | select, MUST linkage adjustment with the |
| 5:3 | RW   | 0x4         | BUCK8_ILPK (write the same code)         |
| 5.5 | KVV  | 084         | 000:1.87 010:2.107A 010:2.37A            |
|     |      |             | 011:2.667A                               |
|     |      |             | 100:3A 101:3.375A 110:3.79A              |
|     |      |             | 111:4.271A                               |
|     | RW   | 0x4         | BUCK8_ILVL                               |
|     |      |             | BUCK8_ILVL: BUCK8 valley current limit   |
|     |      |             | select, linkage adjustment with the      |
| 2.0 |      |             | BUCK8_ILVL (write the same code)         |
| 2:0 |      |             | 000:1.87 010:2.107A 010:2.37A            |
|     |      |             | 011:2.667A                               |
|     |      |             | 100:3A 101:3.375A 110:3.79A              |
|     |      |             | 111:4.271A                               |

#### **BUCK9\_CONFIG**

Address: Operational Base + offset (0x18)

| Bit | Attr | Reset Value    | Description                                  |
|-----|------|----------------|----------------------------------------------|
|     |      |                | BUCK9_RATE                                   |
|     |      |                | BUCK9_RATE: Voltage change rate after        |
|     |      |                | DVS(2M clack), 3BIT, BIT<2> at the EA        |
| 7:6 | RW   | 0×1            | Register                                     |
|     |      |                | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |                | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      | <b>*</b> * ( ) | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |                | BUCK9_ILPK                                   |
|     |      | 0×4            | BUCK9_ILPK: BUCK9 peak current limit         |
|     |      |                | select, MUST linkage adjustment with the     |
| 5:3 | RW   |                | BUCK9_ILPK (write the same code)             |
| 3.3 |      |                | 000:1.87 010:2.107A 010:2.37A                |
|     |      |                | 011:2.667A                                   |
|     |      |                | 100:3A 101:3.375A 110:3.79A                  |
|     |      |                | 111:4.271A                                   |
|     |      |                | BUCK9_ILVL                                   |
|     |      | 0x4            | BUCK9_ILVL: BUCK9 valley current limit       |
|     |      |                | select, linkage adjustment with the          |
| 2:0 | RW   |                | BUCK9_ILVL (write the same code)             |
| 2.0 | 1700 |                | 000:1.87 010:2.107A 010:2.37A                |
|     |      |                | 011:2.667A                                   |
|     |      |                | 100:3A 101:3.375A 110:3.79A                  |
|     |      |                | 111:4.271A                                   |

**BUCK10\_CONFIG**Address: Operational Base + offset (0x19)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK10_RATE                                  |
|     |      |             | BUCK10_RATE: Voltage change rate after       |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EA        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/4clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |             | BUCK10_ILPK                                  |
|     |      |             | BUCK10_ILPK: BUCK10 peak current limit       |
|     |      | 0x4         | select, MUST linkage adjustment with the     |
| 5:3 | RW   |             | BUCK10_ILVPK (write the same code)           |
| 3.3 | KVV  |             | 000:1.87 010:2.107A 010:2.37A                |
|     |      |             | 011:2.667A                                   |
|     |      |             | 100:3A 101:3.375A 110:3.79A                  |
|     |      |             | 111:4.271A                                   |
|     |      |             | BUCK10_ILVL                                  |
|     |      | 2W 0x4      | BUCK10_ILVL: BUCK10 valley current limit     |
|     |      |             | select, linkage adjustment with the          |
| 2:0 | DW   |             | BUCK10_ILVL (write the same code)            |
| 2:0 | KVV  |             | 000:1.87 010:2.107A 010:2.37A                |
|     |      |             | 011:2.667A                                   |
|     |      |             | 100:3A 101:3.375A 110:3.79A                  |
|     |      |             | 111:4.271A                                   |

## BUCK1\_ON\_VSEL

Address: Operational Base + offset (0x1a)

| Bit | Attr   | Reset Value | Description                                 |
|-----|--------|-------------|---------------------------------------------|
|     |        |             | BUCK1_ON_VSEL                               |
|     |        |             | BUCK1_ON_VSEL: BUCK1 active mode            |
|     |        | ОТР         | voltage select,                             |
| 7.0 | DW     |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | 7:0 RW |             | 1.5~3.4V(step=25mV)                         |
|     |        |             | the detail bits decode shown in the sheet   |
|     |        |             | called "Decode" the default value is set by |
|     |        |             | OTP.                                        |

## BUCK2\_ON\_VSEL

Address: Operational Base + offset (0x1b)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                           |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK2_ON_VSEL BUCK2_ON_VSEL: BUCK2 active mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK3\_ON\_VSEL

Address: Operational Base + offset (0x1c)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | ОТР         | BUCK3_ON_VSEL                               |
|     |      |             | BUCK3_ON_VSEL: BUCK3 active mode            |
|     |      |             | voltage select,                             |
| 7:0 | RW   |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | KW   |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

### BUCK4\_ON\_VSEL

Address: Operational Base + offset (0x1d)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | ОТР         | BUCK4_ON_VSEL                               |
|     |      |             | BUCK4_ON_VSEL: BUCK4 active mode            |
|     |      |             | voltage select,                             |
| 7.0 | RW   |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | KVV  |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

## BUCK5\_ON\_VSEL

Address: Operational Base + offset (0x1e)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      |             | BUCK5_ON_VSEL                               |
|     |      |             | BUCK5_ON_VSEL: BUCK5 active mode            |
|     |      | OTD         | voltage select,                             |
| 7.0 | DW.  |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | 0 RW | OTP         | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

#### BUCK6\_ON\_VSEL

Address: Operational Base + offset (0x1f)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                           |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK6_ON_VSEL BUCK6_ON_VSEL: BUCK1 active mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK7\_ON\_VSEL

Address: Operational Base + offset (0x20)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | ОТР         | BUCK7_ON_VSEL                               |
|     |      |             | BUCK7_ON_VSEL: BUCK7 active mode            |
|     | RW   |             | voltage select,                             |
| 7:0 |      |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 |      |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

### BUCK8\_ON\_VSEL

Address: Operational Base + offset (0x21)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | ОТР         | BUCK8_ON_VSEL                               |
|     |      |             | BUCK8_ON_VSEL: BUCK8 active mode            |
|     |      |             | voltage select,                             |
| 7.0 | RW   |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | KVV  |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

#### BUCK9\_ON\_VSEL

Address: Operational Base + offset (0x22)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
| 7:0 |      |             | BUCK9_ON_VSEL                               |
|     |      |             | BUCK9_ON_VSEL: BUCK9 active mode            |
|     |      |             | voltage select,                             |
|     | RW   | OIP         | 0.5V~1.5V(step=6.25mV),                     |
|     |      |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

## BUCK10\_ON\_VSEL

Address: Operational Base + offset (0x23)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                         |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK10_ON_VSEL BUCK10_ON_VSEL: BUCK10 active mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by |
|     |      |             | called "Decode" the default value is set by OTP.                                                                                                                                                    |

#### BUCK1\_SLP\_VSEL

Address: Operational Base + offset (0x24)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK1_SLP_VSEL BUCK1_SLP_VSEL: BUCK1 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

## BUCK2\_SLP\_VSEL

Address: Operational Base + offset (0x25)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK2_SLP_VSEL BUCK2_SLP_VSEL: BUCK2 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK3\_SLP\_VSEL

Address: Operational Base + offset (0x26)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK3_SLP_VSEL BUCK3_SLP_VSEL: BUCK3 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK4\_SLP\_VSEL

Address: Operational Base + offset (0x27)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK4_SLP_VSEL BUCK4_SLP_VSEL: BUCK4 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK5\_SLP\_VSEL

Address: Operational Base + offset (0x28)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK5_SLP_VSEL BUCK5_SLP_VSEL: BUCK5 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK6\_SLP\_VSEL

Address: Operational Base + offset (0x29)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK6_SLP_VSEL BUCK6_SLP_VSEL: BUCK6 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

### BUCK7\_SLP\_VSEL

Address: Operational Base + offset (0x2a)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK7_SLP_VSEL BUCK7_SLP_VSEL: BUCK7 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK8\_SLP\_VSEL

Address: Operational Base + offset (0x2b)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK8_SLP_VSEL BUCK8_SLP_VSEL: BUCK8 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK9\_SLP\_VSEL

Address: Operational Base + offset (0x2c)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK9_SLP_VSEL BUCK9_SLP_VSEL: BUCK9 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK10\_SLP\_VSEL

Address: Operational Base + offset (0x2d)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                               |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK10_SLP_VSEL BUCK10_SLP_VSEL: BUCK10 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### NLDO\_IMAX

Address: Operational Base + offset (0x42)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
| 7   | RW   | 0x0         | RESV                                    |
| /   | KVV  | UXU         | RESV:Reserve                            |
| 6   | RW   | 0×0         | RESV                                    |
| O   | KVV  | UXU         | RESV:Reserve                            |
| 5   | RW   | 0x0         | RESV                                    |
| J   | KVV  | UXU         | RESV:Reserve                            |
|     |      |             | NLDO5_IMAX                              |
| 4   | RW   | 0x0         | NLDO5_IMAX: NLDO5 current limit setting |
| 7   | IXVV | UNU         | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | NLDO4_IMAX                              |
| 3   | RW   | 0x0         | NLDO4_IMAX: NLDO4 current limit setting |
| 3   |      |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | NLDO3_IMAX                              |
| 2   | RW   | 0x0         | NLDO3_IMAX: NLDO3 current limit setting |
|     |      | UXU         | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | NLDO2_IMAX                              |
| 1   | RW   | 0x0         | NLDO2_IMAX: NLDO2 current limit setting |
| _   |      |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      | 0x0         | NLDO1_IMAX                              |
| 0   | RW   |             | NLDO1_IMAX: NLDO1 current limit setting |
|     |      |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |

#### NLDO1\_ON\_VSEL

Rev 1.0

Address: Operational Base + offset (0x43)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO1_ON_VSEL NLDO1_ON_VSEL: NLDO1 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO2\_ON\_VSEL

Address: Operational Base + offset (0x44)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO2_ON_VSEL NLDO2_ON_VSEL: NLDO2 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO3\_ON\_VSEL

Address: Operational Base + offset (0x45)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | NLDO3_ON_VSEL NLDO3_ON_VSEL: NLDO3 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO4\_ON\_VSEL

Address: Operational Base + offset (0x46)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   |             | NLDO4_ON_VSEL NLDO4_ON_VSEL: NLDO4 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### NLDO5\_ON\_VSEL

Address: Operational Base + offset (0x47)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | NLDO5_ON_VSEL NLDO5_ON_VSEL: NLDO5 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO1\_SLP\_VSEL

Address: Operational Base + offset (0x48)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO1_SLP_VSEL NLDO1_SLP_VSEL: NLDO1 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO2\_SLP\_VSEL

Address: Operational Base + offset (0x49)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO2_SLP_VSEL NLDO2_SLP_VSEL: NLDO2 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO3\_SLP\_VSEL

Address: Operational Base + offset (0x4a)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO3_SLP_VSEL NLDO3_SLP_VSEL: NLDO3 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO4\_SLP\_VSEL

Address: Operational Base + offset (0x4b)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                        |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO4_SLP_VSEL<br>NLDO4_SLP_VSEL: NLDO4 SLEEP mode<br>voltage select, 0.5V~3.4V(step=12.5mV).<br>The detail bits decode shown in the sheet<br>called "Decode" .The default value is set by<br>OTP. |

#### NLDO5\_SLP\_VSEL

Address: Operational Base + offset (0x4c)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTD         | NLDO5_SLP_VSEL NLDO5_SLP_VSEL: NLDO5 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO\_IMAX

Address: Operational Base + offset (0x4d)

| Bit   | Attr | Reset Value | Description  |
|-------|------|-------------|--------------|
| 7:6 R | RW   | 0×0         | RESV         |
| 7.0   | IXVV | UXU         | RESV:Reserve |

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | PLDO6_IMAX                              |
| 5   | RW   | 0x0         | PLDO6_IMAX: PLDO6 current limit setting |
| ٦   | IXVV | 0.00        | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | PLDO5_IMAX                              |
| 4   | RW   | 0x0         | PLDO5_IMAX: PLDO5 current limit setting |
| -   | IXVV | 0.00        | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | PLDO4_IMAX                              |
| 3   | RW   | 0x0         | PLDO4_IMAX: PLDO4 current limit setting |
|     |      |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | PLDO3_IMAX                              |
| 2   | RW   | 0x0         | PLDO3_IMAX: PLDO3 current limit setting |
|     |      | 0.00        | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | PLDO2_IMAX                              |
| 1   | RW   | 0x0         | PLDO2_IMAX: PLDO2 current limit setting |
|     |      |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     | RW   | W 0x0       | PLDO1_IMAX                              |
| 0   |      |             | PLDO1_IMAX: PLDO1 current limit setting |
| ١   |      |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |

#### PLDO1\_ON\_VSEL

Address: Operational Base + offset (0x4e)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO1_ON_VSEL PLDO1_ON_VSEL: PLDO1 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO2\_ON\_VSEL

Address: Operational Base + offset (0x4f)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO2_ON_VSEL PLDO2_ON_VSEL: PLDO2 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO3\_ON\_VSEL

Address: Operational Base + offset (0x50)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | PLDO3_ON_VSEL PLDO3_ON_VSEL: PLDO3 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO4\_ON\_VSEL

Address: Operational Base + offset (0x51)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO4_ON_VSEL PLDO4_ON_VSEL: PLDO4 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO5\_ON\_VSEL

Address: Operational Base + offset (0x52)

| Bit | Attr | Reset Value | Description                                                                                                                                                                   |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   |             | PLDO5_ON_VSEL PLDO5_ON_VSEL: PLDO5 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by |
|     |      |             | OTP.                                                                                                                                                                          |

#### PLDO6\_ON\_VSEL

Address: Operational Base + offset (0x53)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO6_ON_VSEL PLDO6_ON_VSEL: PLDO6 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO1\_SLP\_VSEL

Address: Operational Base + offset (0x54)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO1_ON_VSEL PLDO1_ON_VSEL: PLDO1 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO2\_SLP\_VSEL

Address: Operational Base + offset (0x55)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO2_ON_VSEL PLDO2_ON_VSEL: PLDO2 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO3\_SLP\_VSEL

Address: Operational Base + offset (0x56)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO3_ON_VSEL PLDO3_ON_VSEL: PLDO3 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO4\_SLP\_VSEL

Address: Operational Base + offset (0x57)

| Bit | Attr | Reset Value | Description                                                                                                                                                                      |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO4_ON_VSEL PLDO4_ON_VSEL: PLDO4 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP |

#### PLDO5\_SLP\_VSEL

Address: Operational Base + offset (0x58)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO5_ON_VSEL PLDO5_ON_VSEL: PLDO5 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

## PLDO6\_SLP\_VSEL

Address: Operational Base + offset (0x59)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO6_ON_VSEL PLDO6_ON_VSEL: PLDO6 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### CHIP VER

Address: Operational Base + offset (0x5a)

| Bit | Attr | Reset Value | Description            |
|-----|------|-------------|------------------------|
| 7:0 | PΟ   | 0x80        | CHIP_NAME<11:4>        |
| 7.0 | RO   | UXOU        | CHIP_NAME<11:4>: RK806 |

#### CHIP\_VER

Address: Operational Base + offset (0x5b)

| <u> </u> | n operational base i onset (oxss) |             |                                          |  |  |
|----------|-----------------------------------|-------------|------------------------------------------|--|--|
| Bit      | Attr                              | Reset Value | Description                              |  |  |
| 7:4      | RO                                | 0x6         | CHIP_NAME<3:0><br>CHIP_NAME<3:0>: RK806  |  |  |
| 3:0      | RO                                | 0x1         | CHIP_VER<3:0> CHIP_VER<3:0>:CHIP version |  |  |

#### OTP\_VER

Address: Operational Base + offset (0x5c)

| Bit   | Attr | Reset Value | Description               |
|-------|------|-------------|---------------------------|
| 7:4 R | RO   | 0x0         | RESV                      |
|       | KU   |             | RESV:Reserve              |
| 3:0   | RO   | 10112       | OTP_VER<3:0>              |
|       |      |             | OTP_VER<3:0>: OTP version |

# SYS\_STS

Address: Operational Base + offset (0x5d)

| Bit | Attr | Reset Value | Description                                                                                               |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------|
| 7   | RO   | 0x0         | PWRON_STS PWRON_STS: PWRON key status 0: PWRON not press 1:PWRON button pressed                           |
| 6   | RO   | 0x0         | VDC_STS<br>VDC_STS: 0:low level; 1:high level                                                             |
| 5   | RO   | 0x0         | VB_UV_STS VB_UV_STS: VCC1 under voltage lockout status(shut down system if the bit=1)                     |
| 4   | RO   | 0x0         | VB_LO_STS VB_LO_STS: Battery low voltage status 0: VCC1>VB_LO_SEL 1: VCC1 <vb_lo_sel< td=""></vb_lo_sel<> |
| 3   | RO   | 0x0         | HOTDIE_STS HOTDIE_STS: Hot-die warning                                                                    |
| 2   | RO   | 0x0         | TSD_STS TSD_STS: Thermal shut down                                                                        |
| 1   | RO   | 0x0         | RESV<br>RESV:Reserve                                                                                      |
| 0   | RO   | 0x0         | VB_OV_STS<br>VB_OV_STS: SYS OV happens                                                                    |

## SYS\_CFG0

Address: Operational Base + offset (0x5e)

| Bit  | Attr | Reset Value | Description                                                                           |
|------|------|-------------|---------------------------------------------------------------------------------------|
| 7    | RW   | 0x0         | vb_uv_dly vb_uv_dly: VCC1 under voltage ,system shut down effective time 0:5us 1:50us |
| 6: 4 | RW   | 0×0         | VB_UV_SEL VB_UV_SEL: :system shut down voltage select 000~111:2.7v~3.4v               |
| 3    | RW   | 0x1         | VB_LO_ACT VB_LO_ACT: VCC1 low action 0: shut down system 1: insert interrupt          |
| 2: 0 | RW   | 0x4         | VB_LO_SEL VB_LO_SEL: VCC1 low voltage threshold 000~111: 2.8V~ 3.5V, step=100mV       |

## SYS\_CFG1

Address: Operational Base + offset (0x5f)

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
| 7   | RW   | 0x0         | ABNORDET_EN ABNORDET EN: abnormal enable |
| /   | KVV  |             | 0:Disable 1:Enable                       |

| Bit  | Attr | Reset Value | Description                                                                                 |
|------|------|-------------|---------------------------------------------------------------------------------------------|
| 6    | RW   | 0x0         | TSD_TEMP TSD_TEMP: Thermal shutdown temperture threshold $0: 140\%; 1: 160\%$               |
| 5: 4 | RW   | 0x0         | HOTDIE_TEMP HOTDIE_TEMP: Hot-die temperature threshold 00:85℃ 01:95℃ 10:105℃ 11:115℃        |
| 3    | RW   | 0x0         | SYS_OV_SD_EN SYS_OV_SD_EN: Shut down the BUCK1~10 if the VCC1 OV happens 0:Disable 1:Enable |
| 2    | RW   | 0x0         | SYS_OV_SD_DLY_SEL SYS_OV_SD_DLY_SEL: SYS OV comparator delay time selection 0: 8uS 1:30uS   |
| 1: 0 | RW   | 0x0         | DLY_ABN_SHORT DLY_ABN_SHORT: abormal detect delay 00:x1 01:x0.875 10:x0.75 11:x0.625        |

# SYS\_OPTION

Address: Operational Base + offset (0x61)

| Bit  | Attr | Reset Value | Description                                               |
|------|------|-------------|-----------------------------------------------------------|
|      |      |             | VBUVLOCK_EN                                               |
| 7    | RW   | 0x0         | VBUVLOCK_EN: Lock UV after startup                        |
|      |      |             | 0:Disable 1:Enable                                        |
|      |      |             | BG_PW_SEL                                                 |
| 6    | RW   | 0x0         | BG_PW_SEL: Internal power supply select 0: VCCRTC 1:LDO3V |
|      |      |             | VCCXDET_DIS                                               |
|      |      |             | VCCXDET_DIS: OVP/UVLO/ VB_LO function                     |
| 5: 4 | RW   | 0x0         | action for                                                |
|      |      |             | 00:VCCA,VCC1,VCC2 01: VCCA, VCC2                          |
|      |      |             | 10:VCCA,VCC1 11: VCCA                                     |
| 3    | RW   | 0×0         | RESV                                                      |
|      | IXVV |             | RESV:Reserve                                              |
|      |      | 0x0         | TDLY_ABN_LONG                                             |
| 2    | RW   |             | TDLY_ABN_LONG: abnormal detect delay                      |
|      |      |             | 0: x1 1:x1.5                                              |
|      |      | 0x0         | 2M_ENB2                                                   |
| 1    | RW   |             | 2M_ENB2: Digital output 2MHz clock force                  |
|      |      |             | enable                                                    |
|      |      |             | 0:Disable 1:Enable                                        |
|      |      |             | 32K_ENB                                                   |
| 0    | RW   | 0×0         | 32K_ENB: Digital output 32KHz clock force                 |
|      |      |             | enable                                                    |
|      |      |             | 0:Disable 1:Enable                                        |

## PWRCTRL\_CONFIG0

Address: Operational Base + offset (0x62)

| Bit | Attr | Reset Value | Description                                                                           |
|-----|------|-------------|---------------------------------------------------------------------------------------|
|     |      |             | PWRCTRL2_POL                                                                          |
| 7   | RW   | 0x1         | PWRCTRL2_POL: PWRCTRL2 pin polarity                                                   |
|     |      |             | 0: active low                                                                         |
|     |      |             | 1:active high                                                                         |
|     |      |             | PWRCTRL2_FUN PWRCTRL2_FUN: PWRCTRL2 pin function                                      |
|     |      |             | selection:                                                                            |
|     |      |             | 000: no effect                                                                        |
|     |      |             | 001: sleep function: If PWRCTRL2 pin effect                                           |
|     |      |             | go to SLEEP state, If PWRCTRL2 pin no effect                                          |
|     |      |             | exit SLEEP state 010: shutdown function: If PWRCTRL2 pin                              |
|     |      |             | effect shutdown PMIC                                                                  |
|     |      |             | 011: restart function: If PWRCTRL2 pin effect                                         |
| 6:4 | RW   | 0x0         | restart PMIC                                                                          |
|     |      |             | 100: voltage select function: If PWRCTRL2                                             |
|     |      |             | pin effect then turn the power supply of group n to the value of the XX SLP VSEL , If |
|     |      |             | PWRCTRL2 pin no effect then turn the power                                            |
|     |      |             | supply of group n to the value of the                                                 |
|     |      |             | XX_ON_VSEL (Note: The XX_SLP_CTR_SEL                                                  |
|     |      |             | register must be reset before                                                         |
|     |      |             | PWRCTRL2_FUN exits the voltage select function)                                       |
|     |      |             | 101: GPIO function.                                                                   |
|     |      |             |                                                                                       |
|     |      |             | PWRCTRL1_POL                                                                          |
| 3   | RW   | 0x1         | PWRCTRL1_POL: PWRCTRL1 pin polarity 0: active low                                     |
|     |      |             | 1:active low                                                                          |
|     |      |             | PWRCTRL1_FUN                                                                          |
|     |      |             | PWRCTRL1_FUN: PWRCTRL1 pin function                                                   |
|     |      |             | selection:                                                                            |
|     |      |             | 000: no effect<br>001: sleep function: If PWRCTRL1 pin effect                         |
|     |      |             | go to SLEEP state, If PWRCTRL1 pin no effect                                          |
|     |      |             | exit SLEEP state                                                                      |
|     |      |             | 010: shutdown function: If PWRCTRL1 pin                                               |
|     |      |             | effect shutdown PMIC                                                                  |
| 2:0 | RW   | 0x0         | 011: restart function: If PWRCTRL1 pin effect restart PMIC                            |
|     |      |             | 100: voltage regulator function: If                                                   |
|     |      |             | PWRCTRL1 in effect then turn the power                                                |
|     |      |             | supply of group n to the value of the                                                 |
|     |      |             | XX_SLP_VSEL, If PWRCTRL1 pin no effect                                                |
|     |      |             | then turn the power supply of group n to the value of the XX_ON_VSEL                  |
|     |      |             | (Note: The XX_SLP_CTR_SEL register must                                               |
|     |      |             | be reset before PWRCTRL1_FUN exits the                                                |
|     |      |             | voltage select function)                                                              |
|     |      |             | 101: GPIO function.                                                                   |

PWRCTRL\_CONFIG1

Address: Operational Base + offset (0x63)

Rev 1.0

RK806 Datasheet Rev 1.0

| Bit | Attr   | Reset Value | Description                                                |
|-----|--------|-------------|------------------------------------------------------------|
| 7:4 | RW     | 0.40        | RESV                                                       |
| 7.4 | 7:4 KW | 0x0         | RESV:Reserve                                               |
|     |        |             | PWRCTRL3_POL                                               |
| 3   | RW     | 0x1         | PWRCTRL3_POL: PWRCTRL3 pin polarity                        |
| 3   | IXVV   | OXI         | 0: active low                                              |
|     |        |             | 1:active high                                              |
|     |        |             | PWRCTRL3_FUN                                               |
|     |        |             | PWRCTRL3_FUN: PWRCTRL3 pin function                        |
|     |        |             | selection:                                                 |
|     |        |             | 000: no effect                                             |
|     |        | V 0×0       | 001: sleep function: If PWRCTRL3 pin effect                |
|     |        |             | go to SLEEP state, If PWRCTRL3 pin no effect               |
|     |        |             | exit SLEEP state                                           |
|     |        |             | 010: shutdown function: If PWRCTRL3 pin                    |
|     |        |             | effect shutdown PMIC                                       |
| 2:0 | RW     |             | 011: restart function: If PWRCTRL3 pin effect restart PMIC |
|     |        |             | 100: voltage regulator function: If                        |
|     |        |             | PWRCTRL3 pin effect then turn the power                    |
|     |        |             | supply of group n to the value of the                      |
|     |        |             | XX_SLP_VSEL , If PWRCTRL3 pin no effect                    |
|     |        |             | then turn the power supply of group n to the               |
|     |        |             | value of the XX ON VSEL                                    |
|     |        |             | (Note: The XX_SLP_CTR_SEL register must                    |
|     |        |             | be reset before PWRCTRL3_FUN exits the                     |
|     |        |             | voltage select function)                                   |
|     |        |             | 101: GPIO function.                                        |

# VSEL\_CTR\_SEL0

Address: Operational Base + offset (0x64)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0x0         | BUCK2_DVS_CTR_SEL BUCK2_DVS_CTR_SEL: Power is controlled by the PWRCRTL(1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0x0         | BUCK2_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK2_VSEL select BUCK2_ON_VSEL or BUCK2_SLP_VSEL ,and O_ BUCK2_EN select BUCK2_EN or BUCK2_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK2_VSEL select BUCK2_ON_VSEL or BUCK2_SLP_VSEL ,and O_ BUCK2_EN select BUCK2_EN or BUCK2_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK2_VSEL select BUCK2_ON_VSEL or BUCK2_SLP_VSEL ,and O_ BUCK2_VSEL select BUCK2_ON_VSEL or BUCK2_SLP_VSEL ,and O_ BUCK2_EN select BUCK2_EN or BUCK2_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | BUCK1_DVS_CTR_SEL BUCK1_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK1_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK1_VSEL select BUCK1_ON_VSEL or  BUCK1_SLP_VSEL ,and O_ BUCK1_EN select BUCK1_EN or BUCK1_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK1_VSEL select BUCK1_ON_VSEL or  BUCK1_SLP_VSEL ,and O_ BUCK1_EN select BUCK1_EN or BUCK1_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK1_VSEL select BUCK1_ON_VSEL or  BUCK1_SLP_VSEL ,and O_ BUCK1_VSEL select BUCK1_ON_VSEL or  BUCK1_SLP_VSEL ,and O_ BUCK1_EN select BUCK1_EN or BUCK1_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

Address: Operational Base + offset (0x65)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | BUCK4_DVS_CTR_SEL BUCK4_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0x0         | BUCK4_VSEL_CTR_SEL BUCK4_ VSEL _CTR_SEL: 00: no effect 01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK4_VSEL select BUCK4_ON_VSEL or BUCK4_SLP_VSEL ,and O_ BUCK4_EN select BUCK4_EN or BUCK4_SLP_EN) 10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK4_VSEL select BUCK4_ON_VSEL or BUCK4_SLP_VSEL ,and O_ BUCK4_EN select BUCK4_EN or BUCK4_SLP_EN) 11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK4_VSEL select BUCK4_ON_VSEL or BUCK4_SLP_VSEL ,and O_ BUCK4_VSEL select BUCK4_ON_VSEL or BUCK4_SLP_VSEL ,and O_ BUCK4_EN select BUCK4_EN or BUCK2_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN \ |
| 3:2 | RW   | 0x0         | BUCK3_DVS_CTR_SEL BUCK3_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                                  |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK3_VSEL_CTR_SEL BUCK3_ VSEL _CTR_SEL: 00: no effect 01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK3_VSEL select BUCK3_ON_VSEL or BUCK3_SLP_VSEL ,and O_ BUCK3_EN select BUCK3_EN or BUCK3_SLP_EN) 10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK3_VSEL select BUCK3_ON_VSEL or BUCK3_SLP_VSEL ,and O_ BUCK3_EN select BUCK3_EN or BUCK3_SLP_EN) 11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK3_VSEL select BUCK3_ON_VSEL or BUCK3_SLP_VSEL ,and O_ BUCK3_VSEL select BUCK3_ON_VSEL or BUCK3_SLP_VSEL ,and O_ BUCK3_EN select BUCK3_EN or BUCK3_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

Address: Operational Base + offset (0x66)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0x0         | BUCK6_DVS_CTR_SEL BUCK6_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | BUCK6_VSEL_CTR_SEL BUCK6_ VSEL _CTR_SEL: 00: no effect 01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK6_VSEL select BUCK6_ON_VSEL or BUCK6_SLP_VSEL ,and O_ BUCK6_EN select BUCK6_EN or BUCK6_SLP_EN) 10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK6_VSEL select BUCK6_ON_VSEL or BUCK6_SLP_VSEL ,and O_ BUCK6_EN select BUCK6_EN or BUCK6_SLP_EN) 11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK6_VSEL select BUCK6_ON_VSEL or BUCK6_SLP_VSEL ,and O_ BUCK6_EN select BUCK6_EN or BUCK6_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | BUCK5_DVS_CTR_SEL BUCK5_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                      |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK5_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK5_VSEL select BUCK5_ON_VSEL or BUCK5_SLP_VSEL, and O_BUCK5_EN select BUCK5_EN or BUCK5_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK5_VSEL select BUCK5_ON_VSEL or BUCK5_SLP_VSEL, and O_BUCK5_EN select BUCK5_EN or BUCK5_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK5_VSEL select BUCK5_ON_VSEL or BUCK5_SLP_VSEL, and O_BUCK5_VSEL select BUCK5_ON_VSEL or BUCK5_SLP_VSEL, and O_BUCK5_EN select BUCK5_EN or BUCK5_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL, the same goes for O_XX_EN |

Address: Operational Base + offset (0x67)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | BUCK8_DVS_CTR_SEL BUCK8_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | BUCK8_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK8_VSEL select BUCK8_ON_VSEL or BUCK8_SLP_VSEL ,and O_ BUCK8_EN select BUCK8_EN or BUCK8_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK8_VSEL select BUCK8_ON_VSEL or BUCK8_SLP_VSEL ,and O_ BUCK8_EN select BUCK8_EN or BUCK8_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK8_VSEL select BUCK8_ON_VSEL or BUCK8_SLP_VSEL ,and O_ BUCK8_VSEL select BUCK8_ON_VSEL or BUCK8_SLP_VSEL ,and O_ BUCK8_EN select BUCK8_EN or BUCK8_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | BUCK7_DVS_CTR_SEL BUCK7_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK7_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK7_VSEL select BUCK7_ON_VSEL or BUCK7_SLP_VSEL, and O_BUCK7_EN select BUCK7_EN or BUCK7_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK7_VSEL select BUCK7_ON_VSEL or BUCK7_SLP_VSEL, and O_BUCK7_EN select BUCK7_EN or BUCK7_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK7_VSEL select BUCK7_ON_VSEL or BUCK7_SLP_VSEL, and O_BUCK7_VSEL select BUCK7_ON_VSEL or BUCK7_SLP_VSEL, and O_BUCK7_EN select BUCK7_EN or BUCK7_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL, the same goes for O_XX_EN |

Address: Operational Base + offset (0x68)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0x0         | BUCK10_DVS_CTR_SEL BUCK10_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | BUCK10_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK10_VSEL select BUCK10_ON_VSEL or BUCK10_SLP_VSEL ,and O_ BUCK10_EN select BUCK10_EN or BUCK10_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK10_VSEL select BUCK10_ON_VSEL or BUCK10_SLP_VSEL ,and O_ BUCK10_EN select BUCK10_EN or BUCK10_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK10_VSEL select BUCK10_ON_VSEL or BUCK10_SLP_VSEL ,and O_ BUCK10_VSEL select BUCK10_ON_VSEL or BUCK10_SLP_VSEL ,and O_ BUCK10_EN select BUCK10_EN or BUCK10_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | BUCK9_DVS_CTR_SEL BUCK9_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                                      |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK9_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCTRL1: (the PWRCTRL1 signal control B O_BUCK9_VSEL select BUCK9_ON_VSEL or BUCK9_SLP_VSEL, and O_BUCK9_EN select BUCK9_EN or BUCK9_SLP_EN)  10: controlled by PWRCTRL2: (the PWRCTRL2 signal control O_BUCK9_VSEL select BUCK9_ON_VSEL or BUCK9_SLP_VSEL, and O_BUCK9_EN select BUCK9_SLP_VSEL, and O_BUCK9_EN select BUCK9_EN or BUCK9_SLP_EN)  11: controlled by PWRCTRL3: (the S PWRCTRL3 signal control O_BUCK9_VSEL select BUCK9_ON_VSEL or BUCK9_SLP_VSEL, and O_BUCK9_VSEL select BUCK9_ON_VSEL or BUCK9_SLP_VSEL, and O_BUCK9_EN select BUCK9_EN or BUCK9_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL, the same goes for O_XX_EN |

Address: Operational Base + offset (0x69)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | NLDO2_DVS_CTR_SEL NLDO2_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | NLDO2_VSEL_CTR_SEL:  NLDO2_VSEL_CTR_SEL:  O0: no effect  O1: controlled by PWRCRTL: (the PWRCRTL1 signal control O_ NLDO2_VSEL select  NLDO2_ON_VSEL or NLDO2_SLP_VSEL ,and  O_ NLDO2_EN select NLDO2_EN or  NLDO2_SLP_EN)  10: controlled by PWRCRTL2: (the  PWRCRTL2 signal control O_ NLDO2_VSEL select O_ NLDO2_VSEL or  NLDO2_SLP_VSEL ,and O_ NLDO2_EN select  NLDO2_EN or NLDO2_SLP_EN)  11: controlled by PWRCRTL3: (the  PWRCRTL3 signal control O_ NLDO2_VSEL select NLDO2_ON_VSEL or  NLDO2_SLP_VSEL ,and O_ NLDO2_VSEL select NLDO2_ON_VSEL or  NLDO2_SLP_VSEL ,and O_ NLDO2_EN select  NLDO2_EN or NLDO2_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter  SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | NLDO1_DVS_CTR_SEL NLDO1_DVS_CTR_SEL: Power is controlled by the PWRCRTL(1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                                               |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | NLDO1_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ NLDO1_VSEL select NLDO1_ON_VSEL or NLDO1_SLP_VSEL ,and O_ NLDO1_EN select NLDO1_EN or NLDO1_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ NLDO1_VSEL select O_ NLDO1_VSEL or NLDO1_SLP_VSEL ,and O_ NLDO1_EN select NLDO1_EN or NLDO1_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ NLDO1_VSEL select NLDO1_EN or NLDO1_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ NLDO1_VSEL select NLDO1_ON_VSEL or NLDO1_SLP_VSEL ,and O_ NLDO1_EN select NLDO1_EN or NLDO1_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

Address: Operational Base + offset (0x6a)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | NLDO4_DVS_CTR_SEL NLDO4_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | NLDO4_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ NLDO4_VSEL select NLDO4_ON_VSEL or NLDO4_SLP_VSEL ,and O_ NLDO4_EN select NLDO4_EN or NLDO4_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ NLDO4_VSEL select O_ NLDO4_VSEL or NLDO4_SLP_VSEL ,and O_ NLDO4_EN select NLDO4_EN or NLDO4_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ NLDO4_VSEL select NLDO4_EN or NLDO4_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ NLDO4_VSEL select NLDO4_ON_VSEL or NLDO4_SLP_VSEL ,and O_ NLDO4_EN select NLDO4_EN or NLDO4_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | NLDO3_DVS_CTR_SEL NLDO3_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                        |

RK806 Datasheet Rev 1.0

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | NLDO3_VSEL_CTR_SEL:  NLDO3_VSEL_CTR_SEL:  O0: no effect  O1: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ NLDO3_VSEL select NLDO3_ON_VSEL or NLDO3_SLP_VSEL ,and O_ NLDO1_EN select NLDO3_EN or NLDO3_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ NLDO3_VSEL select O_ NLDO3_VSEL or NLDO3_SLP_VSEL ,and O_ NLDO3_EN select NLDO3_EN or NLDO3_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ NLDO3_VSEL select NLDO3_ON_VSEL or NLDO3_SLP_VSEL ,and O_ NLDO3_VSEL select NLDO3_ON_VSEL or NLDO3_SLP_VSEL ,and O_ NLDO3_EN select NLDO3_EN or NLDO3_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

## DVS\_CTRL\_SEL1

Address: Operational Base + offset (0x6b)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
| 7:4 | RW   | 0x0         | RESV                                        |
| ,   |      | o, to       | RESV:Reserve                                |
|     |      |             | NLDO5_DVS_CTR_SEL                           |
|     |      |             | NLDO5_DVS_CTR_SEL: Power is controlled      |
|     |      |             | by the PWRCRTL (1~3) pin                    |
|     |      |             | 00: no effect: write register to adjust the |
|     |      |             | voltage                                     |
|     |      |             | 01: controlled by DVS_START1:write register |
| 3:2 | RW   | 0x0         | cannot to adjust the voltage, except        |
| 3.2 | IXVV | 0.00        | DVS_START1 write "1"                        |
|     |      |             | 10: controlled by DVS_START2:write register |
|     |      |             | cannot to adjust the voltage, except        |
|     |      |             | DVS_START2 write "1"                        |
|     |      |             | 11: controlled by DVS_START3:write register |
|     |      |             | cannot to adjust the voltage, except        |
|     |      |             | DVS_START3 write "1"                        |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | NLDO5_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ NLDO5_VSEL select NLDO5_ON_VSEL or NLDO5_SLP_VSEL ,and O_ NLDO5_EN select NLDO5_EN or NLDO5_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ NLDO5_VSEL select O_ NLDO5_VSEL or NLDO5_SLP_VSEL ,and O_ NLDO5_EN select NLDO5_EN or NLDO5_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ NLDO5_VSEL select NLDO5_ON_VSEL or NLDO5_SLP_VSEL ,and O_ NLDO5_VSEL select NLDO5_ON_VSEL or NLDO5_SLP_VSEL ,and O_ NLDO5_EN select NLDO5_EN or NLDO5_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

Address: Operational Base + offset (0x6c)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | PLDO2_DVS_CTR_SEL PLDO2_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | PLDO2_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ PLD02_VSEL select PLDO2_ON_VSEL or PLDO2_SLP_VSEL ,and O_ PLDO2_EN select PLDO2_EN or PLDO2_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ PLDO2_VSEL select PLDO2_ON_VSEL or PLDO2_SLP_VSEL ,and O_ PLDO2_EN select PLDO2_EN or PLDO2_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ PLDO2_VSEL select PLDO2_ON_VSEL or PLDO2_SLP_VSEL ,and O_ PLDO2_VSEL select PLDO2_ON_VSEL or PLDO2_SLP_VSEL ,and O_ PLDO2_EN select PLDO2_SLP_VSEL ,and O_ PLDO2_EN select PLDO2_EN or PLDO2_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | PLDO1_DVS_CTR_SEL PLDO1_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                                                      |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0x0         | PLDO1_VSEL_CTR_SEL PLDO1_VSEL_CTR_SEL: 00: no effect 01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ PLD01_VSEL select PLDO1_ON_VSEL or PLDO1_SLP_VSEL ,and O_ PLDO1_EN select PLDO1_EN or PLDO1_SLP_EN) 10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ PLDO1_VSEL select PLDO1_ON_VSEL or PLDO1_SLP_VSEL ,and O_ PLDO1_EN select PLDO1_EN or PLDO1_SLP_EN) 11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ PLDO1_VSEL select PLDO1_ON_VSEL or PLDO1_SLP_VSEL ,and O_ PLDO1_VSEL select PLDO1_ON_VSEL or PLDO1_SLP_VSEL ,and O_ PLDO1_EN select PLDO1_EN or PLDO1_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

Address: Operational Base + offset (0x6d)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | PLDO4_DVS_CTR_SEL PLDO4_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0x0         | PLDO4_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ PLD04_VSEL select PLDO4_ON_VSEL or PLDO4_SLP_VSEL , and O_ PLDO4_EN select PLD04_EN or PLD04_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ PLD04_VSEL select PLD04_ON_VSEL or PLD04_SLP_VSEL , and O_ PLD04_EN select PLD04_EN or PLD04_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ PLD04_VSEL select PLD04_ON_VSEL or PLD04_SLP_VSEL , and O_ PLD04_VSEL select PLD04_ON_VSEL or PLD04_SLP_VSEL , and O_ PLD04_EN select PLD04_EN or PLD04_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL , the same goes for O XX EN |
| 3:2 | RW   | 0x0         | PLDO3_DVS_CTR_SEL PLDO3_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                    |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0x0         | PLDO3_VSEL_CTR_SEL PLDO3_VSEL_CTR_SEL: 00: no effect 01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ PLD03_VSEL select PLDO3_ON_VSEL or PLDO3_SLP_VSEL ,and O_ PLDO3_EN select PLDO3_EN or PLDO3_SLP_EN) 10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ PLDO3_VSEL select PLDO3_ON_VSEL or PLDO3_SLP_VSEL ,and O_ PLDO3_EN select PLDO3_EN or PLDO3_SLP_EN) 11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ PLDO3_VSEL select PLDO3_ON_VSEL or PLDO3_SLP_VSEL ,and O_ PLDO3_VSEL select PLDO3_ON_VSEL or PLDO3_SLP_VSEL ,and O_ PLDO3_EN select PLDO3_SLP_VSEL ,and O_ PLDO3_EN select PLDO3_EN or PLDO3_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

Address: Operational Base + offset (0x6e)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | PLDO6_DVS_CTR_SEL PLDO6_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4 | RW   | 0×0         | PLDO6_VSEL_CTR_SEL:  00: no effect  01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ PLD02_VSEL select PLDO6_ON_VSEL or PLDO6_SLP_VSEL ,and O_ PLDO2_EN select PLDO6_EN or PLDO6_SLP_EN)  10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ PLDO6_VSEL select PLDO6_ON_VSEL or PLDO6_SLP_VSEL ,and O_ PLDO6_EN select PLDO6_EN or PLDO6_SLP_EN)  11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ PLDO6_VSEL select PLDO6_ON_VSEL or PLDO6_SLP_VSEL ,and O_ PLDO6_EN select PLDO6_SLP_VSEL ,and O_ PLDO6_EN select PLDO6_SLP_VSEL ,and O_ PLDO6_EN select PLDO6_EN or PLDO6_SLP_EN)  NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O XX EN |
| 3:2 | RW   | 0x0         | PLDO5_DVS_CTR_SEL PLDO5_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                                                                                                                             |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0x0         | PLDO5_VSEL_CTR_SEL PLDO5_VSEL_CTR_SEL: 00: no effect 01: controlled by PWRCRTL1: (the PWRCRTL1 signal control O_ PLD05_VSEL select PLDO5_ON_VSEL or PLDO5_SLP_VSEL ,and O_ PLDO5_EN select PLDO5_EN or PLDO5_SLP_EN) 10: controlled by PWRCRTL2: (the PWRCRTL2 signal control O_ PLDO5_VSEL select PLDO5_ON_VSEL or PLDO5_SLP_VSEL ,and O_ PLDO5_EN select PLDO5_EN or PLDO5_SLP_EN) 11: controlled by PWRCRTL3: (the PWRCRTL3 signal control O_ PLDO5_VSEL select PLDO5_ON_VSEL or PLDO5_SLP_VSEL ,and O_ PLDO5_EN select PLDO5_SLP_VSEL ,and O_ PLDO5_EN select PLDO5_EN or PLDO5_SLP_EN) NOTE: Regardless of which pin the selection is controlled by, as soon as you enter SLEEP mode, all channels O_XX_VSEL are cut to SLP_VSEL ,the same goes for O_XX_EN |

# DVS\_START\_CTRL

Address: Operational Base + offset (0x70)

| Bit | Attr | Reset Value | Description                                    |
|-----|------|-------------|------------------------------------------------|
| 7.4 | DW   | 0.0         | RESV                                           |
| 7:4 | RW   | 0x0         | RESV:Reserve                                   |
|     |      |             | DVS_READ_DATA                                  |
|     |      |             | DVS_READ_DATA:                                 |
|     |      |             | 0: When DVS_START does not write 1, the r      |
| 3   | RW   | 0x0         | ead XX_ON_VSEL register value is the newly     |
|     |      | SAG .       | written value;                                 |
|     |      |             | 1: When DVS_START does not write 1, the re     |
|     |      |             | ad XX_ON_VSEL register value is the code val   |
|     |      |             | ue corresponding to the actual voltage         |
|     |      |             | DVS_START3                                     |
|     |      |             | DVS_START3:                                    |
| 2   | RW   | 0x0         | This bit writes 1, then the synchronous DVS v  |
|     |      |             | oltage regulator is configured as the power su |
|     |      |             | pply of this group                             |
|     |      |             | DVS_START2                                     |
|     |      |             | DVS_START2:                                    |
| 1   | RW   | 0x0         | This bit writes 1, then the synchronous DVS v  |
|     |      |             | oltage regulator is configured as the power su |
|     |      |             | pply of this group                             |
|     |      |             | DVS_START1                                     |
|     |      |             | DVS_START1:                                    |
| 0   | RW   | 0×0         | This bit writes 1, then the synchronous DVS v  |
|     |      |             | oltage regulator is configured as the power su |
|     |      |             | pply of this group                             |

#### PWRCTRL\_GPIO

Address: Operational Base + offset (0x71)

| Attr | Reset Value    | Description                                                                                                                                |
|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| DW   | 00             | RESV                                                                                                                                       |
| KVV  | UXU            | RESV:Reserve                                                                                                                               |
|      |                | PWRCTRL3_DATA                                                                                                                              |
| RW   | 0x0            | PWRCTRL3_DATA: if PWRCTRL3 pin is GPIO                                                                                                     |
|      |                | function, it's the data bit                                                                                                                |
|      |                | PWRCTRL2 _DATA                                                                                                                             |
| RW   | 0x0            | PWRCTRL2 _DATA: if PWRCTRL2 pin is GPIO                                                                                                    |
|      |                | function, it's the data bit                                                                                                                |
|      |                | SLP1_DATA                                                                                                                                  |
| RW   | 0x0            | SLP1_DATA: if PWRCTRL1 pin is GPIO                                                                                                         |
|      |                | function, it's the data bit                                                                                                                |
| DW   | 0x0            | RESV                                                                                                                                       |
| IXVV |                | RESV:Reserve                                                                                                                               |
|      | RW 0x0         | PWRCTRL3_DR                                                                                                                                |
| RW   |                | PWRCTRL3_DR: PWRCTRL3 pin used as GPIO 0: input                                                                                            |
|      |                | 1: output                                                                                                                                  |
| †    |                | PWRCTRL2 DR                                                                                                                                |
| DW   | 0x0            | PWRCTRL2_DR: PWRCTRL2 pin used as GPIO                                                                                                     |
| KVV  |                | 0: input                                                                                                                                   |
|      |                | 1: output                                                                                                                                  |
|      | 0x0            | PWRCTRL1_DR PWRCTRL1_DR: PWRCTRL1 pin used as GPIO                                                                                         |
| RW   |                | 0: input                                                                                                                                   |
|      |                | 1: output                                                                                                                                  |
|      | RW RW RW RW RW | RW       0x0         RW       0x0         RW       0x0         RW       0x0         RW       0x0         RW       0x0         RW       0x0 |

# SYS\_CFG3

Address: Operational Base + offset (0x72)

| Bit | Attr | Reset Value | Description                                      |
|-----|------|-------------|--------------------------------------------------|
|     |      |             | RST_FUN                                          |
|     |      |             | RST_FUN:                                         |
|     |      |             | 00: restart PMU                                  |
|     |      |             | 01:                                              |
|     |      |             | Reset all the power off reset registers, forcing |
| 7:6 | RW   | 0x0         | the state to switch to ACTIVE mode               |
|     |      |             | 1X:                                              |
|     |      |             | Reset all the power off reset registers, forcing |
|     |      |             | the state to switch to ACTIVE mode, and simul    |
|     |      |             | taneously pull down the RESETB PIN for 5mS       |
|     |      |             | before releasing                                 |
|     |      |             | DEV_RST                                          |
|     |      | 0×0         | DEV_RST: Write 1 will Reset PMIC, the reset      |
| 5   | RW   |             | mode is determined by RST_FUN                    |
|     | KVV  |             | (RST_FUN: two ways to trigger reset mode:        |
|     |      |             | 1) DEV_RST write 1; 2) PWRCTRL PIN effect        |
|     |      |             | and SLP_FUN=011; 3)RESETB low                    |
| 4:2 | RW   | 0x0         | RESV                                             |
| 7.2 | KVV  | UXU         | RESV:Reserve                                     |

| Bit | Attr | <b>Reset Value</b> | Description                                       |
|-----|------|--------------------|---------------------------------------------------|
|     |      |                    | SLAVE_RESTART_FUN                                 |
|     |      |                    | SLAVE_RESTART_FUN:                                |
| 1   | RW   |                    | 1:When the slave chip goes through a shutdo       |
| 1   | KVV  |                    | wn process, it will automatically trigger a resta |
|     |      |                    | rt (the intermediate delay is 500ms)              |
|     |      |                    | 0:no effect。                                      |
|     | RW   | 0x0                | DEV_OFF                                           |
|     |      |                    | DEV_OFF: Write 1 will start an ACTIVE to OFF      |
| 0   |      |                    | or SLEEP to OFF device state transition           |
|     |      |                    | (switch-off event). This bit is cleared in OFF    |
|     |      |                    | state.                                            |

## WDT\_REG

Address: Operational Base + offset (0x73)

| Bit  | Attr | Reset Value | Description                                                                                                                         |
|------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7. 5 | DW   | 0.0         | RESV                                                                                                                                |
| 7:5  | RW   | 0x0         | RESV:Reserve                                                                                                                        |
| 4    | RW   | 0x0         | WDT_ACT                                                                                                                             |
| 4    | KVV  | UXU         | WDT_ACT: 0:only send interrupt; 1: restart                                                                                          |
|      |      |             | WDT_EN                                                                                                                              |
| 3    | RW   | 0x0         | WDT_EN: watchdog enable                                                                                                             |
|      |      |             | 0:disable 1; enable                                                                                                                 |
|      |      |             | WDT_SET                                                                                                                             |
|      |      |             | WDT_SET: the time of watchdog set:                                                                                                  |
|      |      |             | 000: 50ms; 001: 100ms; 010: 500ms;                                                                                                  |
| 2:0  | RW   | 0x0         | 011: resve: 100: 2S; 101: 10s; 110:                                                                                                 |
|      |      |             | 1min; 111: 10min;                                                                                                                   |
|      |      |             | Four gears in the back( $100\sim111$ ) should to clear the interruption of WDT after set time , otherwise the time will advance 1S. |

# ON\_SOURCE

Address: Operational Base + offset (0x74)

| Bit | Attr | <b>Reset Value</b> | Description                           |
|-----|------|--------------------|---------------------------------------|
| 7   | RW   | 0.0                | ON_PWRON                              |
| /   | RW   | 0x0                | ON_PWRON: PRESS PWRON to turn on PMU  |
| 6   | RW   | 0x0                | ON_VDC                                |
| 0   | KVV  | UXU                | ON_VDC: DVC set high to turn on PMU   |
|     |      |                    | ON_ABNORMAL                           |
| 5   | RW   | 0x0                | ON_ABNORMAL: ABNORMAL to restart the  |
|     |      |                    | PMU                                   |
|     |      |                    | RESTART_RESETB                        |
| 4   | RW   | 0x0                | RESTART_RESETB: PULL LOW the          |
|     |      |                    | NRESPWRON PIN to restart the PMU      |
|     |      |                    | RESTART_PWRON_LP                      |
| 3 F | RW   |                    | RESTART_PWRON_LP: Long press PWRON to |
|     |      |                    | restart the PMU                       |

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | RESTART_ PWRCTRL                        |
| 2   | RW   | 0x0         | RESTART_ PWRCTRL: PWRCTRL PIN ACTIVE to |
|     |      |             | restart the PMU                         |
|     |      |             | RESTART_DEV_RST                         |
| 1   | RW   | 0x0         | RESTART_DEV_RST: DEV_RST Set 1 and      |
|     |      |             | ST_FUN=00 to restart the PMU            |
|     |      |             | RESTART_WDT                             |
| 0   | RW   | 0x0         | RESTART_WDT: watchdog overflowed to     |
|     |      |             | restart the PMU                         |

## OFF\_SOURCE

Address: Operational Base + offset (0x75)

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     |      |             | OFF_ PWRCTRL                               |
| 7   | RW   | 0x0         | OFF_ PWRCTRL: PWRCTRL PIN ACTIVE to turn   |
|     |      |             | off PMU                                    |
| 6   | RW   | 0x0         | VB_SYS_OV                                  |
| 0   | KVV  | UXU         | VB_SYS_OV: SYS OV to turn off PMU          |
| 5   | RW   | 0x0         | OFF_TSD                                    |
| 5   | KVV  | UXU         | OFF_TSD:TSD to turn off PMU                |
| 4   | RW   | 0x0         | OFF_SYNC                                   |
| 4   | IXVV | 0.00        | OFF_SYNC: SYNC low level to turn off PMU   |
|     |      |             | OFF_DEV_OFF                                |
| 3   | RW   | 0x0         | OFF_DEV_OFF: I2C write DEV_OFF to turn off |
|     |      |             | PMU                                        |
|     |      |             | OFF_PWRON_LP                               |
| 2   | RW   | 0x0         | OFF_PWRON_LP: long press PWRON to turn     |
|     |      |             | off PMU                                    |
| 1   | RW   | 0×0         | OFF_ABNORMAL                               |
|     | KVV  | UXU         | OFF_ABNORMAL: ABNORMAL to                  |
|     |      |             | OFF_VB_LO                                  |
| 0   | RW   | 0x0         | OFF_VB_LO: SYS Low (if VB_LO_ACT=0)to      |
|     |      |             | turn off PMU                               |

## PWRON\_KEY

Address: Operational Base + offset (0x76)

| Bit | Attr | Reset Value | Description                                        |
|-----|------|-------------|----------------------------------------------------|
| 7   | DW   | 0×0         | PWRON_ON_TIME                                      |
| /   | RW   |             | PWRON_ON_TIME: 0: 500mS; 1:20mS                    |
|     | RW   | 0x0         | PWRON_LP_ACT                                       |
| 6   |      |             | PWRON_LP_ACT: PWRON long press act                 |
|     |      |             | 0: turn off (But if USB effective, then it will be |
|     |      |             | start again)                                       |
|     |      |             | 1: turn off and then restart                       |

| Bit | Attr   | <b>Reset Value</b> | Description                            |
|-----|--------|--------------------|----------------------------------------|
|     |        |                    | PWRON_LP_OFF_TIME                      |
| 5:4 | RW     | 0×0                | PWRON_LP_OFF_TIME: PWRON long press    |
| 3.4 | IK V V | UXU                | time:                                  |
|     |        |                    | 00: 6s, 01: 8s, 10: 10s, 11: 12s       |
|     |        | 0x0                | PWRON_LP_TM_SEL<1:0>                   |
| 3:2 | RW     |                    | PWRON_LP_TM_SEL<1:0>: PWRON long press |
| 3.2 | KVV    |                    | interrupt time selection:              |
|     |        |                    | 00: 0.5S 01:1S 10:1.5S 11:2S           |
|     | RW     | V 0x0              | PWRON_DB_SEL<1:0>                      |
| 1:0 |        |                    | PWRON_DB_SEL<1:0>: PWRON interrupt     |
|     |        |                    | rebound time selection:                |
|     |        |                    | 00: 32uS 01:10mS 10:20mS 11:40mS       |

# INT\_STS0

Address: Operational Base + offset (0x77)

| Bit      | Attr | Reset Value       | Description                                 |
|----------|------|-------------------|---------------------------------------------|
|          |      |                   | VB_LO_INT                                   |
| 7        | RW   | 0x0               | VB_LO_INT: VCC1 under voltage alarm event   |
|          |      |                   | interrupt status.                           |
| 6        | RW   | 0×0               | VDC_FALL_INT                                |
|          | IXVV | 0.00              | VDC_FALL_INT: VDC falling event interrupt   |
| 5        | RW   | 0×0               | VDC_RISE_INT                                |
| 3        | IXVV | 0.00              | VDC_RISE_INT: VDC rising event interrupt    |
| 4        | RW   | 0x0               | HOTDIE_INT                                  |
| <b>T</b> | IXVV |                   | HOTDIE_INT: Hot die event interrupt status. |
|          |      |                   | PWRON_LP_INT                                |
| 3        | RW   | 0x0               | PWRON_LP_INT: PWRON PIN long press event    |
|          |      |                   | interrupt status.                           |
| 2        | RW   | $W = 10 \times 0$ | PWRON_INT                                   |
|          | IXVV |                   | PWRON_INT: PWRON event interrupt status.    |
|          |      |                   | PWRON_RISE_INT                              |
| 1        | RW   | 0x0               | PWRON_RISE_INT: PWRON rising event          |
|          |      |                   | interrupt                                   |
|          |      |                   | PWRON_FALL_INT                              |
| 0        | RW   | 0x0               | PWRON_FALL_INT: PWRON falling event         |
|          |      |                   | interrupt                                   |

#### INT\_MSK0

Address: Operational Base + offset (0x78)

| Bit | Attr | <b>Reset Value</b> | Description                               |
|-----|------|--------------------|-------------------------------------------|
|     |      |                    | VB_LO_IM                                  |
| 7   | RW   | 0x0                | VB_LO_IM: 0:Do not mask interrupt 1: mask |
|     |      |                    | VCC1 under voltage alarm event interrupt  |
|     |      |                    | VDC_FALL_INT_IM                           |
| 6   | RW   | 0x0                | VDC_FALL_INT_IM: 0:Do not mask interrupt  |
|     |      |                    | 1: mask VDC falling event interrupt       |

RK806 Datasheet Rev 1.0

| Bit | Attr  | Reset Value | Description                                |
|-----|-------|-------------|--------------------------------------------|
|     |       |             | VDC_RISE_IM                                |
| 5   | RW    | 0x0         | VDC_RISE_IM: 0:Do not mask interrupt 1:    |
|     |       |             | mask VDC rising event interrupt            |
|     |       |             | HOTDIE_IM                                  |
| 4   | RW    | 0x0         | HOTDIE_IM: 0:Do not mask interrupt 1: mask |
|     |       |             | Hot die event interrupt                    |
|     |       |             | PWRON_LP_IM                                |
| 3   | RW    | 0x0         | PWRON_LP_IM: 0:Do not mask interrupt 1:    |
|     |       |             | mask PWRON PIN long press event interrupt  |
|     |       |             | PWRON_IM                                   |
| 2   | RW    | 0x0         | PWRON_IM: 0:Do not mask interrupt 1: mask  |
|     |       |             | PWRON event interrupt                      |
|     |       |             | PWRON_RISE_INT_IM                          |
| 1   | RW    | 0×0         | PWRON_RISE_INT_IM: 0:Do not mask           |
| 1   | IN VV | 0.00        | interrupt 1: mask PWRON rising event       |
|     |       |             | interrupt                                  |
|     |       |             | PWRON_FALL_INT_IM                          |
| 0   | RW    | / Ox0       | PWRON_FALL_INT_IM: 0:Do not mask           |
| U   |       |             | interrupt 1: mask PWRON falling event      |
|     |       |             | interrupt                                  |

# INT\_STS1

Address: Operational Base + offset (0x79)

| Bit | Attr | Reset Value | Description                               |
|-----|------|-------------|-------------------------------------------|
| 7   | RW   | 00          | WDT_INT                                   |
| /   | FCVV | 0x0         | WDT_INT: watch dog effect event interrupt |
|     |      | *           | PWRCTRL1_GPIO_INT                         |
| 6   | RW   | 0x0         | PWRCTRL1_GPIO_INT: PWRCTRL1 pin used as   |
|     |      |             | GPIO event interrupt                      |
|     |      |             | PWRCTRL2_GPIO_INT                         |
| 5   | RW   | 0x0         | PWRCTRL2_GPIO_INT: PWRCTRL2 pin used as   |
|     |      |             | GPIO event interrupt                      |
|     |      |             | PWRCTRL3_GPIO_INT                         |
| 4   | RW   | 0x0         | PWRCTRL3_GPIO_INT: PWRCTRL3 pin used as   |
|     |      |             | GPIO event interrupt                      |
|     |      |             | CRC_ERROR_INT                             |
| 3   | RW   | 0x0         | CRC_ERROR_INT: CRC proofread error event  |
|     |      |             | interrupt                                 |
| 2:0 | RW   | 0x0         | RESV                                      |
| 2.0 | KVV  |             | RESV:Reserve                              |

# INT\_MSAK1

Address: Operational Base + offset (0x7a)

| Bit | Attr  | Reset Value | Description                                 |
|-----|-------|-------------|---------------------------------------------|
|     |       |             | WDT_INT_ IM                                 |
| 7   | RW    | 0x0         | WDT_INT_ IM: 0:Do not mask interrupt 1:     |
|     |       |             | mask watch dog effect event interrupt       |
|     |       |             | PWRCTRL1_GPIO_ IM                           |
| 6   | RW    | 0×0         | PWRCTRL1_GPIO_ IM: 0:Do not mask            |
| 0   | IK VV | UXU         | interrupt 1: mask PWRCTRL1 pin used as GPIO |
|     |       |             | effect event interrupt                      |
|     |       | 0x0         | PWRCTRL2_GPIO_ IM                           |
| 5   | RW    |             | PWRCTRL2_GPIO_ IM: 0:Do not mask            |
| 3   | KVV   |             | interrupt 1: mask PWRCTRL2 pin used as GPIO |
|     |       |             | effect event interrupt                      |
|     |       | 0×0         | PWRCTRL3_GPIO_ IM                           |
| 4   | RW    |             | PWRCTRL3_GPIO_ IM: 0:Do not mask            |
| 4   | KVV   |             | interrupt 1: mask PWRCTRL3 pin used as GPIO |
|     |       |             | effect event interrupt                      |
|     |       |             | CRC_ERROR_ IM                               |
| 3   | RW    | 0x0         | CRC_ERROR_IM: 0:Do not mask interrupt 1:    |
|     |       |             | mask CRC proofread error event interrupt    |
| 2.0 | DW    | 0.40        | RESV                                        |
| 2:0 | RW    | 0x0         | RESV:Reserve                                |

GPIO\_INT\_CONFIG
Address: Operational Base + offset (0x7b)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
| 7:3 | DW.  | 00          | RESV                                         |
| 7.3 | RW   | 0x0         | RESV:Reserve                                 |
|     |      | •           | INT_FUNCTION                                 |
| 2   | RW   | 0x0         | INT_FUNCTION:                                |
| _   | KVV  | UXU         | 0:only send out interrupt                    |
|     |      |             | 1: send out interrupt and get out SLEEP mode |
|     |      | 0x0         | INT_POL                                      |
| 1   | RW   |             | INT_POL: INT pin polarity                    |
| 1   | KVV  |             | 0: active low                                |
|     |      |             | 1: active high                               |
|     |      |             | INT_FC_EN                                    |
|     |      |             | INT_FC_EN: interrupt watchdog function       |
| 0   | RW   | 0x0         | enable                                       |
|     |      |             | 0:disable                                    |
|     |      |             | 1:enable                                     |

# DATA\_REG0

Address: Operational Base + offset (0x7c)

| Bit | Attr  | <b>Reset Value</b> | Description           |
|-----|-------|--------------------|-----------------------|
| 7.0 | RW    | 00                 | DATA_REG0             |
| 7:0 | IK VV | 0x0                | DATA_REG0:Data buffer |

## DATA\_REG1

Address: Operational Base + offset (0x7d)

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 7:0 | DW   | RW  0x0     | DATA_REG1             |
| 7.0 | KVV  |             | DATA_REG1:Data buffer |

#### **DATA REG2**

Address: Operational Base + offset (0x7e)

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 7:0 | RW   | 0x0         | DATA_REG2             |
| 7.0 | KVV  | UXU         | DATA_REG2:Data buffer |

#### **DATA REG3**

Address: Operational Base + offset (0x7f)

| Bit | Attr | <b>Reset Value</b> | Description           |
|-----|------|--------------------|-----------------------|
| 7:0 | RW   | / 10x0             | DATA_REG3             |
|     |      |                    | DATA_REG3:Data buffer |

#### DATA\_REG4

Address: Operational Base + offset (0x80)

| Bit | Attr   | Reset Value | Description           |
|-----|--------|-------------|-----------------------|
| 7.0 | DW     | 0.40        | DATA_REG4             |
| 7.0 | 7:0 RW | 0×0         | DATA_REG4:Data buffer |

#### DATA\_REG5

Address: Operational Base + offset (0x81)

| Bit | Attr | <b>Reset Value</b> | Description           |
|-----|------|--------------------|-----------------------|
| 7:0 | RW   | 0x0                | DATA_REG5             |
| 7.0 | IXVV | 0.00               | DATA_REG5:Data buffer |

#### DATA\_REG6

Address: Operational Base + offset (0x82)

| Bit | Attr  | <b>Reset Value</b> | Description           |
|-----|-------|--------------------|-----------------------|
| 7:0 | .0 DW | 0×0                | DATA_REG6             |
| 7.0 | RW    | 0x0                | DATA_REG6:Data buffer |

#### DATA\_REG7

Address: Operational Base + offset (0x83)

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 7.0 | DW   | 0x0         | DATA_REG7             |
| 7:0 | RW   |             | DATA_REG7:Data buffer |

#### DATA\_REG8

Address: Operational Base + offset (0x84)

| Bit | Attr   | Reset Value | Description           |
|-----|--------|-------------|-----------------------|
| 7.0 | DW     | 10x0        | DATA_REG8             |
| 7.0 | 7:0 RW |             | DATA_REG8:Data buffer |

#### DATA\_REG9

Address: Operational Base + offset (0x85)

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 7.0 | RW   | 10x0        | DATA_REG9             |
| 7:0 | KVV  |             | DATA_REG9:Data buffer |

#### **DATA REG10**

Address: Operational Base + offset (0x86)

| Bit    | Attr              | <b>Reset Value</b>     | Description |
|--------|-------------------|------------------------|-------------|
| 7:0 RW | $RW = 0 \times 0$ | 00                     | DATA_REG10  |
|        |                   | DATA_REG10:Data buffer |             |

#### DATA\_REG11

Address: Operational Base + offset (0x87)

| Bit | Attr | <b>Reset Value</b> | Description            |       |
|-----|------|--------------------|------------------------|-------|
| 7.0 | RW   | 0.40               | DATA_REG11             | X \ _ |
| 7:0 | KVV  | 0×0                | DATA_REG11:Data buffer |       |

#### DATA\_REG12

Address: Operational Base + offset (0x88)

| Bit | Attr | <b>Reset Value</b> | Description            |
|-----|------|--------------------|------------------------|
| 7.0 | DW   | 00                 | DATA_REG12             |
| 7:0 | RW   | 0x0                | DATA_REG12:Data buffer |

#### DATA\_REG13

Address: Operational Base + offset (0x89)

| Bit   | Attr  | Reset Value | Description            |
|-------|-------|-------------|------------------------|
| 7:0 R | RW    | 0x0         | DATA_REG13             |
| 7.0   | IK VV | UXU         | DATA_REG13:Data buffer |

#### DATA\_REG14

Address: Operational Base + offset (0x8a)

| Bit | Attr | <b>Reset Value</b> | Description            |
|-----|------|--------------------|------------------------|
| 7.0 | RW   | 00                 | DATA_REG14             |
| 7:0 | KVV  | 0x0                | DATA_REG14:Data buffer |

#### DATA REG15

Address: Operational Base + offset (0x8b)

| Bit | Attr | Reset Value | Description            |
|-----|------|-------------|------------------------|
| 7:0 | RW   | 0.40        | DATA_REG15             |
| 7.0 | KVV  | 0x0         | DATA_REG15:Data buffer |

#### BUCK\_SEQ\_REG0

Address: Operational Base + offset (0XB2)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
| 7.6 |      |                    | RESV                                   |
| 7:6 |      |                    | RESV:Reserve                           |
|     |      |                    | BUCK1_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | BUCK1_SEQ<5:0>:BUCK1 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG1

Address: Operational Base + offset (0XB3)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7.6 |      |             | RESV                                   |
| 7:6 |      |             | RESV:Reserve                           |
|     |      |             | BUCK2_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK2_SEQ<5:0>:BUCK2 turn off sequence |
|     |      |             | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG2

Address: Operational Base + offset (0XB4)

| Bit | Attr | <b>Reset Value</b> | Description                           |
|-----|------|--------------------|---------------------------------------|
| 7.6 |      |                    | RESV                                  |
| 7:6 |      |                    | RESV:Reserve                          |
|     |      |                    | BUCK3_SEQ<5:0>                        |
| 5:0 | RW   | 0x0                | BUCK3_SEQ<5:0>:BUCK3turn off sequence |
|     |      |                    | 1MS for 1 step                        |

#### BUCK\_SEQ\_REG3

Address: Operational Base + offset (0XB5)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO6_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO6_SEQ<5:4>:PLDO6 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK4_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK4_SEQ<5:0>:BUCK4 turn off sequence |
|     |      |             | 1MS for 1 step                         |

## BUCK\_SEQ\_REG4

Address: Operational Base + offset (0XB6)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO6_SEQ<3:2>                         |
| 7:6 | RW   | 0x0                | PLDO6_SEQ<3:2>:PLDO6 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | BUCK5_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | BUCK5_SEQ<5:0>:BUCK5 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

## BUCK\_SEQ\_REG5

Address: Operational Base + offset (0XB7)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO6_SEQ<1:0>                         |
| 7:6 | RW   | 0x0                | PLDO6_SEQ<1:0>:PLDO6 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | BUCK6_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | BUCK6_SEQ<5:0>:BUCK6 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

#### **BUCK\_SEQ\_REG6**

Address: Operational Base + offset (0XB8)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO1_SEQ<5:4>                         |
| 7:6 | RW   | 0x0                | PLDO1_SEQ<5:4>:PLDO1 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | BUCK7_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | BUCK7_SEQ<5:0>:BUCK7 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG7

Address: Operational Base + offset (0XB9)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO1_SEQ<3:2>                         |
| 7:6 | RW   | 0x0                | PLDO1_SEQ<3:2>:PLDO1 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | BUCK8_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | BUCK8_SEQ<5:0>:BUCK8 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG8

Address: Operational Base + offset (0XBA)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO1_SEQ<1:0>                         |
| 7:6 | RW   | 0x0         | PLDO1_SEQ<1:0>:PLDO1 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK9_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK9_SEQ<5:0>:BUCK9 turn off sequence |
|     |      |             | 1MS for 1 step                         |

## BUCK\_SEQ\_REG9

Address: Operational Base + offset (0XBB)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO2_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO2_SEQ<5:4>:PLDO2 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      | 0x0         | BUCK10_SEQ<5:0>                        |
| F.0 | DW   |             | BUCK10_SEQ<5:0>:BUCK10 turn off        |
| 5:0 | RW   |             | sequence                               |
|     |      |             | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG10

Address: Operational Base + offset (0XBC)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO2_SEQ<3:2>                         |
| 7:6 | RW   | 0x0         | PLDO2_SEQ<3:2>:PLDO2 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | NLDO1_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | NLDO1_SEQ<5:0>:NLDO1 turn off sequence |
|     |      |             | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG11

Address: Operational Base + offset (0XBD)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO2_SEQ<1:0>                         |
| 7:6 | RW   | 0x0         | PLDO2_SEQ<1:0>:PLDO2 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | NLDO2_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | NLDO2_SEQ<5:0>:NLDO2 turn off sequence |
|     |      |             | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG12

Address: Operational Base + offset (0XBE)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO3_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO3_SEQ<5:4>:PLDO3 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | NLDO3_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | NLDO3_SEQ<5:0>:NLDO3 turn off sequence |
|     |      |             | 1MS for 1 step                         |

## BUCK\_SEQ\_REG13

Address: Operational Base + offset (0XBF)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO3_SEQ<3:2>                         |
| 7:6 | RW   | 0x0                | PLDO3_SEQ<3:2>:PLDO3 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | NLDO4_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | NLDO4_SEQ<5:0>:NLDO4 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

## BUCK\_SEQ\_REG14

Address: Operational Base + offset (0XC0)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO3_SEQ<1:0>                         |
| 7:6 | RW   | 0x0                | PLDO3_SEQ<1:0>:PLDO3 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | NLDO5_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | NLDO5_SEQ<5:0>:NLDO5 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG15

Address: Operational Base + offset (0XC1)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7:6 | RW   | 10x0        | RESV                                   |
|     |      |             | RESV:Reserve                           |
| 5:0 | RW   | 0x0         | PLDO4_SEQ<5:0>                         |
|     |      |             | PLDO4_SEQ<5:0>:PLDO4 turn off sequence |
|     |      |             | 1MS for 1 step                         |

#### **BUCK\_SEQ\_REG16**

Address: Operational Base + offset (0XC2)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7:6 | RW   | 0x0         | RESV                                   |
|     |      |             | RESV:Reserve                           |
|     |      |             | PLDO5_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | PLDO5_SEQ<5:0>:PLDO5 turn off sequence |
|     |      |             | 1MS for 1 step                         |

## BUCK\_SEQ\_REG17

Address: Operational Base + offset (0XC3)

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
| 7.6 | RW   | 0x0         | RESV                               |
| 7:6 |      |             | RESV:Reserve                       |
|     |      |             | SESET<5:0>                         |
| 5:0 | RW   | 0x0         | SESET<5:0>:PLDO4 turn off sequence |
|     |      |             | 1MS for 1 step                     |

#### BACKUP\_REG7

Address: Operational Base + offset (0XDC)

| Bit | Attr | Reset Value | Description                           |  |  |  |  |
|-----|------|-------------|---------------------------------------|--|--|--|--|
|     |      |             | BUCK10_SET_SST                        |  |  |  |  |
| 7:6 | RW   | 0x0         | BUCK10_SET_SST:BUCK10 soft start time |  |  |  |  |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |  |  |  |  |
|     |      |             | BUCK9_SET_SST                         |  |  |  |  |
| 5:4 | RW   | 0x0         | BUCK9_SET_SST:BUCK9 soft start time   |  |  |  |  |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |  |  |  |  |
|     |      |             | BUCK8_SET_SST                         |  |  |  |  |
| 3:2 | RW   | 0x0         | BUCK8_SET_SST:BUCK8 soft start time   |  |  |  |  |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |  |  |  |  |
|     |      |             | BUCK7_SET_SST                         |  |  |  |  |
| 1:0 | RW   | 0x0         | BUCK7_SET_SST:BUCK7 soft start time   |  |  |  |  |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |  |  |  |  |

#### BACKUP\_REG6

Address: Operational Base + offset (0XE6)

| Bit                                          | Attr | <b>Reset Value</b> | Description                         |  |  |  |  |
|----------------------------------------------|------|--------------------|-------------------------------------|--|--|--|--|
|                                              |      |                    | BUCK4_SET_SST                       |  |  |  |  |
| 7:6                                          | RW   | 0x0                | BUCK4_SET_SST:BUCK4 soft start time |  |  |  |  |
|                                              |      |                    | 00:400uS 01:200uS 10:100uS 11:50uS  |  |  |  |  |
|                                              |      |                    | BUCK3_SET_SST                       |  |  |  |  |
| 5:4                                          | RW   | 0x0                | BUCK3_SET_SST:BUCK3 soft start time |  |  |  |  |
|                                              |      |                    | 00:400uS 01:200uS 10:100uS 11:50uS  |  |  |  |  |
|                                              |      |                    | BUCK2_SET_SST                       |  |  |  |  |
| 3:2 RW 0x0 BUCK2_SET_SST:BUCK2 soft start ti |      |                    |                                     |  |  |  |  |
|                                              |      |                    | 00:400uS 01:200uS 10:100uS 11:50uS  |  |  |  |  |
|                                              |      | V 0x0              | BUCK1_SET_SST                       |  |  |  |  |
| 1:0                                          | RW   |                    | BUCK1_SET_SST:BUCK1 soft start time |  |  |  |  |
|                                              |      |                    | 00:400uS 01:200uS 10:100uS 11:50uS  |  |  |  |  |

# BACKUP\_REG5

Address: Operational Base + offset (0XE7)

| Bit | Attr        | Reset Value                      | Description                              |  |  |  |  |
|-----|-------------|----------------------------------|------------------------------------------|--|--|--|--|
|     |             |                                  | BUCK5_SET_SST                            |  |  |  |  |
| 7:6 | RW          | 0x0                              | BUCK5_SET_SST:BUCK4 soft start time      |  |  |  |  |
|     |             |                                  | 00:400uS 01:200uS 10:100uS 11:50uS       |  |  |  |  |
| 5:4 | RW          | 0x0                              | RESV                                     |  |  |  |  |
| 3.4 | KVV         | UXU                              | RESV:Reserve                             |  |  |  |  |
|     | vcc14_uvsel |                                  |                                          |  |  |  |  |
| 3:2 | RW          | 0x0                              | vcc14_uvsel:VCC14 input threshold select |  |  |  |  |
|     |             |                                  | 0:0.6v 1:0.8v 10:1.0v 11:1.2V            |  |  |  |  |
|     |             |                                  | vcc13_uvsel                              |  |  |  |  |
| 1:0 | RW          | 0x0                              | vcc13_uvsel:VCC13 input threshold select |  |  |  |  |
|     |             | <b>*</b> . <b>*</b> . <b>*</b> . | 0:0.6v 1:0.8v 10:1.0v 11:1.2V            |  |  |  |  |

# BACKUP\_REG1

Address: Operational Base + offset (0XE8)

| Bit | Attr | Reset Value | Description                            |  |  |
|-----|------|-------------|----------------------------------------|--|--|
|     |      | 0×0         | BUCK6_SET_SST                          |  |  |
| 7   | RW   |             | BUCK6_SET_SST:BUCK4 soft start time    |  |  |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS     |  |  |
| 6:5 | RW   | 0x0         | RESV                                   |  |  |
| 0.5 | KVV  | UXU         | RESV:Reserve                           |  |  |
|     |      | 0x0         | VBOVLOCK_DIS                           |  |  |
| 4   | RW   |             | VBOVLOCK_DIS: After PMIC turn on, VBOV |  |  |
| 4   | KVV  |             | locked                                 |  |  |
|     |      |             | 0:enable 1:disable                     |  |  |
|     |      | 0x0         | SYSOV_SEL                              |  |  |
| 3   | RW   |             | SYSOV_SEL: VCCx OVP threshold          |  |  |
|     |      |             | 0:6V 1:5.8V                            |  |  |
|     |      |             | SPI_4WIRE                              |  |  |
| 2   |      |             | SPI_4WIRE:SPI mode select              |  |  |
|     |      |             | 0:3wire; 1:4wire                       |  |  |
| 1:0 |      |             | RESV                                   |  |  |
| 1:0 |      |             | RESV:Reserve                           |  |  |

## BACKUP\_REG2

Address: Operational Base + offset (0XE9)

| Bit | Attr | Reset Value | Description                                    |  |  |
|-----|------|-------------|------------------------------------------------|--|--|
|     |      |             | BUCK_DVS_FPWM_EN                               |  |  |
| 7   | RW   | 0×0         | BUCK_DVS_FPWM_EN: when BUCK DVS ,then          |  |  |
| /   | KVV  | UXU         | turn on FPWM function                          |  |  |
|     |      |             | 1:enable 0:disable                             |  |  |
|     |      |             | LDO_DVS_RLOAD_EN                               |  |  |
| 6   | RW   | 0x0         | LDO_DVS_RLOAD_EN: when LDO DVS ,then           |  |  |
|     | IXVV | OXO .       | turn on inter internal discharge resistance    |  |  |
|     |      |             | 1:enable 0:disable                             |  |  |
|     |      | 0×0         | MISO_PAD_OE                                    |  |  |
| 5   | RW   |             | MISO_PAD_OE: Set MISO to output pin            |  |  |
|     |      |             | 1:enable 0:disable                             |  |  |
|     |      |             | WDT_CLR_mask: MUST write them to "1" if        |  |  |
| 4   | RW   | 0x0         | want to change corresponding WDT_CLR bit,      |  |  |
|     | IXVV | UXU         | The WDT_CLR _MASK bits should be clear         |  |  |
|     |      |             | when WDT_CLR bits have been written.           |  |  |
| 3:1 | RW   | 0x0         | RESV                                           |  |  |
| 5.1 | IXVV |             | RESV:Reserve                                   |  |  |
|     | RW   | 0x0         | WDT_CLR: Delayed WDT trigger                   |  |  |
|     |      |             | 1:enable 0:disable                             |  |  |
| 0   |      |             | Note: The delay time depends on the time set   |  |  |
|     |      |             | by the watchdog. As long as the Bit is written |  |  |
|     |      |             | as 1 again within the set time, the watchdog   |  |  |
|     |      |             | trigger will be delayed again                  |  |  |

## BACKUP\_REG3

Address: Operational Base + offset (0XEA)

RK806 Datasheet Rev 1.0

| Bit | Attr   | Reset Value | Description                                  |  |  |
|-----|--------|-------------|----------------------------------------------|--|--|
| 7:5 | RW     | 0x0         | RESV                                         |  |  |
| 7:5 | KW     |             | RESV:Reserve                                 |  |  |
|     |        | 0×0         | LDO_RATE<2:0>                                |  |  |
|     |        |             | LDO_RATE<2:0>:Voltage change rate after      |  |  |
| 4:3 | RW     |             | DVS(2M clack)                                |  |  |
| 4.5 | IX V V |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |  |
|     |        |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |  |
|     |        |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |  |
|     |        | 0x0         | BUCK10_RATE<2>                               |  |  |
|     |        |             | BUCK10_RATE<2>:Voltage change rate after     |  |  |
|     |        |             | DVS(2M clack), 3BIT, BIT<1:0> at the 19      |  |  |
| 1   | RW     |             | Register                                     |  |  |
|     |        |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |  |
|     |        |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |  |
|     |        |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |  |
|     | RW     | 0×0         | BUCK9_RATE<2>                                |  |  |
|     |        |             | BUCK9_RATE<2>: Voltage change rate after     |  |  |
|     |        |             | DVS(2M clack), 3BIT, BIT<1:0> at the 18      |  |  |
| 0   |        |             | Register                                     |  |  |
|     |        |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |  |
|     |        |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |  |
|     |        |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |  |

# BACKUP\_REG4

Address: Operational Base + offset (0XEB)

| Bit | Attr | <b>Reset Value</b> | Description                                  |  |  |
|-----|------|--------------------|----------------------------------------------|--|--|
|     |      |                    | BUCK8_RATE<2>                                |  |  |
|     |      |                    | BUCK8_RATE<2>:Voltage change rate after      |  |  |
|     |      |                    | DVS(2M clack), 3BIT, BIT<1:0> at the 17      |  |  |
| 7   | RW   | 0x0                | Register                                     |  |  |
|     |      |                    | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |  |
|     |      |                    | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |  |
|     |      |                    | 110:1lsb/13clk;111:1lsb/32clk;               |  |  |
|     |      |                    | BUCK7_RATE<2>                                |  |  |
|     |      |                    | BUCK7_RATE<2>:Voltage change rate after      |  |  |
|     |      |                    | DVS(2M clack), 3BIT, BIT<1:0> at the 16      |  |  |
| 6   | RW   | 0x0                | Register                                     |  |  |
|     |      |                    | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |  |
|     |      |                    | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |  |
|     |      |                    | 110:1lsb/13clk;111:1lsb/32clk;               |  |  |

| Description                   |  |  |
|-------------------------------|--|--|
| 2>                            |  |  |
| 2>:Voltage change rate after  |  |  |
| 3BIT, BIT<1:0> at the 15      |  |  |
|                               |  |  |
| 001: 2lsb/1clk;010:1lsb/1clk; |  |  |
| 100:1lsb/4clk;101: 1lsb/8clk; |  |  |
| ;111:1lsb/32clk;              |  |  |
| 2>                            |  |  |
| 2>:Voltage change rate after  |  |  |
| 3BIT, BIT<1:0> at the 14      |  |  |
|                               |  |  |
| 001: 2lsb/1clk;010:1lsb/1clk; |  |  |
| 100:1lsb/4clk;101: 1lsb/8clk; |  |  |
| ;111:1lsb/32clk;              |  |  |
| 2>                            |  |  |
| 2>:Voltage change rate after  |  |  |
| 3BIT, BIT<1:0> at the 13      |  |  |
|                               |  |  |
| 001: 2lsb/1clk;010:1lsb/1clk; |  |  |
| 100:1lsb/4clk;101: 1lsb/8clk; |  |  |
| ;111:1lsb/32clk;              |  |  |
| 2>                            |  |  |
| 2>:Voltage change rate after  |  |  |
| . 3BIT, BIT<1:0> at the 12    |  |  |
|                               |  |  |
| 001: 2lsb/1clk;010:1lsb/1clk; |  |  |
| 100:1lsb/4clk;101: 1lsb/8clk; |  |  |
| ;111:1lsb/32clk;              |  |  |
| 2>                            |  |  |
| 2>:Voltage change rate after  |  |  |
| . 3BIT, BIT<1:0> at the 11    |  |  |
|                               |  |  |
| 001: 2lsb/1clk;010:1lsb/1clk; |  |  |
| 100:1lsb/4clk;101: 1lsb/8clk; |  |  |
| ;111:1lsb/32clk;              |  |  |
| 2>                            |  |  |
| 2>:Voltage change rate after  |  |  |
| 3BIT, BIT<1:0> at the 10      |  |  |
|                               |  |  |
| 001: 2lsb/1clk;010:1lsb/1clk; |  |  |
| 100:1lsb/4clk;101: 1lsb/8clk; |  |  |
| ;111:1lsb/32clk;              |  |  |
|                               |  |  |

RK806 Datasheet Rev 1.0

# **Chapter 6 Thermal Management**

#### 6.1 Overview

For reliability and operability concerns, the absolute maximum junction temperature of RK806 has to be below  $125^{\circ}$ C.

Depending on the thermal mechanical design (Smartphone, Tablet, Personal Navigation Device, etc), the system thermal management software and worst case thermal applications, the junction temperature might be exposed to higher values than those specified above.

Therefore, it is recommended to perform thermal simulations at device level (Smartphone, Tablet, Personal Navigation Device, etc) with the measured power of the worst case UC of the device.

# **6.2 Package Thermal Characteristics**

Table 6-1 provides the thermal resistance characteristics for the package used on this device.

Table 6-1 Thermal Resistance Characteristics

| PACKAGE<br>(QFN7X7-68) | POWER(W) | $	heta_{JA}(^{\circ}\mathtt{C}/W)$ | $	heta_{JB}(^{\circ}\mathbb{C}/W)$ | $\theta_{JC}(^{\circ}C/W)$ |
|------------------------|----------|------------------------------------|------------------------------------|----------------------------|
| RK806                  | 2        | 21.99                              | 12                                 | 6.58                       |

Note: The testing PCB is based on 4 layers,  $114mm \times 76 mm$ , 1.6mm thickness, Ambient temperature is  $85^{\circ}$ C.